电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530EA98M0000DG

产品描述LVPECL Output Clock Oscillator, 98MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

530EA98M0000DG概述

LVPECL Output Clock Oscillator, 98MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA98M0000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率98 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
请教一个verilog 程序!
前仿没有问题,用Quater 2编译也成功了,但后仿时出现网表文件错误…… 请高人指教…… 谢谢…… `timescale 1ns/100ps `define clk_cycle 50 module sim_all(clk,rst,rst1,wr_en,rd ......
lingfeng 嵌入式系统
问下:STM的16个大电流驱动
问下:STM的16个大电流高电平驱动光耦,他应该串一个电阻还是该用个上拉电阻? 再一个:用定时器时与定时器对应的口能不能做通用i/o口?...
maxipeiz stm32/stm8
基于actel fpga的周期反馈式纯数字锁相环
本帖最后由 teleagle 于 2018-10-8 22:19 编辑 基于actel fpga的周期反馈式纯数字锁相环: 简单的说就是建立一个状态机,对输入周期参数在产生时钟的每个周期的第一时间更新值,然后 ......
teleagle FPGA/CPLD
求Mac OS X 下的开发工具
如题 ...
zhaoqibin ST MEMS传感器创意设计大赛专区
嵌入式amr 清华大学培训教程
嵌入式amr 清华大学培训教程...
呱呱 单片机
此电路作用是什么
此为单电源供电电路的画法,双电源供电时一般将地变为负电源,一直不明白它的具体作用,请各位大神帮忙指点...
yyd0311 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 636  825  1195  94  513  56  43  15  24  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved