电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V35781S200BQGI

产品描述Cache SRAM, 256KX18, 3.1ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165
产品类别存储    存储   
文件大小516KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT71V35781S200BQGI概述

Cache SRAM, 256KX18, 3.1ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165

IDT71V35781S200BQGI规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间3.1 ns
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度13 mm

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous SRAMs
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
x
x
Preliminary
IDT71V35761
IDT71V35781
Features
128K x 36, 256K x 18 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761/781 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V35761/781 SRAMs contain write, data,
address and control registers. Internal logic allows the SRAM to generate
a self-timed write based upon a decision which can be left until the end of
the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761/81 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761/781 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5301 tbl 01
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V35781.
JULY 2000
1
©2000 Integrated Device Technology, Inc.
DSC-5301/00

IDT71V35781S200BQGI相似产品对比

IDT71V35781S200BQGI IDT71V35781S200BGGI
描述 Cache SRAM, 256KX18, 3.1ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165 Cache SRAM, 256KX18, 3.1ns, CMOS, PBGA119, 14 X 22 MM, PLASTIC, BGA-119
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 BGA BGA
包装说明 TBGA, BGA,
针数 165 119
Reach Compliance Code unknown unknown
ECCN代码 3A991.B.2.A 3A991.B.2.A
最长访问时间 3.1 ns 3.1 ns
JESD-30 代码 R-PBGA-B165 R-PBGA-B119
JESD-609代码 e0 e0
长度 15 mm 22 mm
内存密度 4718592 bit 4718592 bit
内存集成电路类型 CACHE SRAM CACHE SRAM
内存宽度 18 18
湿度敏感等级 3 3
功能数量 1 1
端子数量 165 119
字数 262144 words 262144 words
字数代码 256000 256000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
组织 256KX18 256KX18
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TBGA BGA
封装形状 RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE GRID ARRAY
并行/串行 PARALLEL PARALLEL
峰值回流温度(摄氏度) 225 225
认证状态 Not Qualified Not Qualified
座面最大高度 1.2 mm 2.36 mm
最大供电电压 (Vsup) 3.465 V 3.465 V
最小供电电压 (Vsup) 3.135 V 3.135 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 TIN LEAD TIN LEAD
端子形式 BALL BALL
端子节距 1 mm 1.27 mm
端子位置 BOTTOM BOTTOM
处于峰值回流温度下的最长时间 30 30
宽度 13 mm 14 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2239  1594  1481  1299  2015  16  14  44  13  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved