电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE3000-FFGG896

产品描述Field Programmable Gate Array, 75264 CLBs, 3000000 Gates, 350MHz, 75264-Cell, CMOS, PBGA896, 31 X 31 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FBGA-896
产品类别可编程逻辑器件    可编程逻辑   
文件大小5MB,共152页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3PE3000-FFGG896概述

Field Programmable Gate Array, 75264 CLBs, 3000000 Gates, 350MHz, 75264-Cell, CMOS, PBGA896, 31 X 31 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FBGA-896

A3PE3000-FFGG896规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明BGA, BGA896,30X30,40
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B896
JESD-609代码e1
长度31 mm
湿度敏感等级3
可配置逻辑块数量75264
等效关口数量3000000
输入次数620
逻辑单元数量75264
输出次数620
端子数量896
最高工作温度70 °C
最低工作温度
组织75264 CLBS, 3000000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA896,30X30,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.44 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度31 mm

文档预览

下载PDF文档
v1.1
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Reprogrammable Flash Technology
130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
Live at Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Programmable Input Delay
• Schmitt Trigger Option on Single-Ended Inputs
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3E Family
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable
Phase-Shift,
Multiply/Divide,
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Delay
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Pro (Professional) I/O
• 700 Mbps DDR, LVDS-Capable I/Os
Table 1-1 •
ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600 k
13,824
108
24
1k
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1.5 M
38,400
270
60
1k
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3M
75,264
504
112
1k
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package has six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
handbook.
February 2009
© 2009 Actel Corporation
I
[救命呀]双机容错系统!!!!
基于51的双机容错系统,使用小车模拟月球车,使用两片以上的51机控制小车的运动,多片51间协调工作,当其中一片51机出现故障,另一片51可以自动工作,达到双机热备份。 程序 + 论文 ......
scykj 嵌入式系统
Protel 设计技巧
在设计多张电路图时,会用到Placeport,在生成网络表时,在Net identifier Scope选项中选择:Net Labels and Ports Global。...
heningbo PCB设计
CCS V7发布,支持win10,老版本就免费了
http://processors.wiki.ti.com/index.php/Download_CCS#Free_license_for_older_versions 288250 ...
dql2016 TI技术论坛
AD10自动布线时如何设置电源线和底线的线宽
请问高手,AD10自动布线时如何设置电源线和底线的线宽?谢谢! ...
chenbingjy PCB设计
看到消息说 14日到18日 中国大部分地区会降温啊~
降温可能会有10度吧! 各位主要保暖,贴秋膘啊~...
银座水王 聊聊、笑笑、闹闹
新手报道
我是一名MSP430学习的新手,感觉这东西好复杂,看了好多天的视频和书之后,也算有一点点的收获,可是现在遇到一个比较棘手的问题,程序的编写发现自己无法下手,大神求教...
七弟 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2811  744  890  2588  1567  18  58  32  41  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved