电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT162260ATPV8

产品描述Bus Exchanger, FCT Series, 1-Func, 12-Bit, True Output, CMOS, PDSO56, SSOP-56
产品类别逻辑    逻辑   
文件大小63KB,共8页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74FCT162260ATPV8概述

Bus Exchanger, FCT Series, 1-Func, 12-Bit, True Output, CMOS, PDSO56, SSOP-56

IDT74FCT162260ATPV8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SSOP
包装说明SSOP, SSOP56,.4
针数56
Reach Compliance Codenot_compliant
其他特性MAX OUTPUT SKEW = 0.5NS; TYP VOLP < 0.6V @ VCC = 5V, TA = 25 DEGREE C
系列FCT
JESD-30 代码R-PDSO-G56
JESD-609代码e0
长度18.415 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS EXCHANGER
湿度敏感等级1
位数12
功能数量1
端口数量3
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP56,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)225
电源5 V
传播延迟(tpd)5.2 ns
认证状态Not Qualified
座面最大高度2.794 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间20
宽度7.5 mm

文档预览

下载PDF文档
IDT74FCT162260AT/CT/ET
FAST CMOS 12-BIT TRI-PORT BUS EXCHANGER
INDUSTRIAL TEMPERATURE RANGE
FAST CMOS
12-BIT TRI-PORT
BUS EXCHANGER
FEATURES:
IDT74FCT162260AT/CT/ET
DESCRIPTION:
0.5 MICRON CMOS Technology
High-speed, low-power CMOS replacement for ABT functions
Typical t
SK(o)
(Output Skew) < 250ps
Low input and output leakage
1µA (max.)
ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
V
CC
= 5V ±10%
Balanced Output Drivers (±24mA)
Reduced system switching noise
Typical VOLP (Output Ground Bounce) < 0.6V at V
CC
= 5V,
T
A
= 25°C
Available in SSOP and TSSOP packages
The FCT162260T Tri-Port Bus Exchangers are high-speed 12-bit latched
bus multiplexers/transceivers for use in high-speed microprocessor
applications. These Bus Exchangers support memory interleaving with latched
outputs on the B ports and address multiplexing with latched inputs on the B ports.
The Tri-Port Bus Exchanger has three 12-bit ports. Data may be transferred
between the A port and either/both of the B ports. The latch enable (LE1B, LE2B,
LEA1B and LEA2B) inputs control data storage. When a latch-enable input is
high, the latch is transparent. When a latch-enable input is low, the data at the
input is latched and remains latched until the latch enable input is returned high.
Independent output enables (OE1B and
OE2B)
allow reading from one port
while writing to the other port.
The FCT162260T has balanced output drive with current limiting resistors.
This offers low ground bounce, minimal undershoot, and controlled output fall
times – reducing the need for external series terminating resistors.
FUNCTIONAL BLOCK DIAGRAM
29
OE1B
30
LEA1B
A-1B
LATCH
12
1B
1:12
2
LE1B
12
28
1
12
1B-A
LATCH
12
SEL
OEA
A
1:12
12
M1
U
X 0
12
12
27
LE2B
2B-A
LATCH
12
55
LEA2B
56
A-2B
LATCH
12
2B
1:12
OE2B
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 2002 Integrated Device Technology, Inc.
JANUARY 2002
DSC-5430/1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 612  1365  1975  1418  1392  27  38  54  53  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved