电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V70800PFG

产品描述Digital Time Switch, PQFP64, PLASTIC, TQFP-64
产品类别无线/射频/通信    电信电路   
文件大小148KB,共21页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT72V70800PFG概述

Digital Time Switch, PQFP64, PLASTIC, TQFP-64

IDT72V70800PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明PLASTIC, TQFP-64
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度14 mm
湿度敏感等级3
功能数量1
端子数量64
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
标称供电电压3.3 V
表面贴装YES
电信集成电路类型DIGITAL TIME SWITCH
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
512 x 512
FEATURES:
IDT72V70800
512 x 512 channel non-blocking switching at 8.192 Mb/s
Per-channel variable or constant throughput delay
Automatic identification of ST-BUS
®
/GCI interfaces
Accepts 4 Serial Data Streams of 8.192 Mb/s
Automatic frame offset delay measurement
Per-stream frame delay offset programming
Per-channel high impedance output control
Per-channel Processor Mode
Control interface compatible to Intel/Motorola CPUs
Connection memory block programming
·
Available in 64-pin Thin Plastic Quad Flatpack (TQFP) and
64-pin Small Thin Quad Flatpack (STQFP)
3.3V Power Supply
Operating Temperature Range -40°C to +85°C
°
°
3.3V I/O with 5V Tolerant Inputs
DESCRIPTION:
The IDT72V70800 is a non-blocking digital switch that has a capacity of
512 x 512 channels at a serial bit rate of 8.192 Mb/s. Some of the main features
are: programmable stream and channel control, Processor Mode, input offset
delay and high-impedance output control.
Per-stream input delay control is provided for managing large multi-chip
switches that transport both voice channel and concatenated data channels. In
addition, input streams can be individually calibrated for input frame offset.
FUNCTIONAL BLOCK DIAGRAM
V
CC
GND
RESET
ODE
Loopback
RX0
TX0
RX1
RX2
Receive
Serial Data
Streams
Data Memory
Output
MUX
Transmit
Serial Data
Streams
Connection
Memory
TX1
TX2
RX3
Internal
Registers
TX3
Timing Unit
Microprocessor Interface
CLK
F0i
FE/
WFPS
HCLK
AS/ IM DS/
RD
ALE
CS
R/W/ A0-A7
DTA
D8-D15/
WR
AD0-AD7
5709 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The ST-BUS
is a trademark of Mitel Corp.
MARCH 2003
DSC-5709/4
1
2003
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V70800PFG相似产品对比

IDT72V70800PFG IDT72V70800TFG IDT72V70800TFG8 IDT72V70800PFG8 IDT72V70800PF9 IDT72V70800TF9 72V70800TF 72V70800TF9 72V70800PF9
描述 Digital Time Switch, PQFP64, PLASTIC, TQFP-64 Digital Time Switch, PQFP64, STQFP-64 Digital Time Switch, PQFP64, STQFP-64 Digital Time Switch, PQFP64, PLASTIC, TQFP-64 Digital Time Switch, PQFP64, PLASTIC, TQFP-64 Digital Time Switch, PQFP64, STQFP-64 Digital Time Switch, PQFP64, STQFP-64 Digital Time Switch, PQFP64, STQFP-64 Digital Time Switch, PQFP64, PLASTIC, TQFP-64
是否无铅 不含铅 不含铅 不含铅 不含铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 符合 符合 符合 符合 不符合 不符合 不符合 不符合 不符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 QFP QFP QFP QFP QFP QFP QFP QFP QFP
包装说明 PLASTIC, TQFP-64 STQFP-64 STQFP-64 PLASTIC, TQFP-64 LQFP, LFQFP, STQFP-64 LFQFP, LQFP,
针数 64 64 64 64 64 64 64 64 64
Reach Compliance Code compliant compliant compliant compliant compliant compliant not_compliant compli compli
JESD-30 代码 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64 S-PQFP-G64
JESD-609代码 e3 e3 e3 e3 e0 e0 e0 e0 e0
长度 14 mm 10 mm 10 mm 14 mm 14 mm 10 mm 10 mm 10 mm 14 mm
湿度敏感等级 3 3 3 3 3 3 3 3 3
功能数量 1 1 1 1 1 1 1 1 1
端子数量 64 64 64 64 64 64 64 64 64
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LQFP LFQFP LFQFP LQFP LQFP LFQFP LFQFP LFQFP LQFP
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE
峰值回流温度(摄氏度) 260 260 260 260 240 240 240 240 240
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
标称供电电压 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES YES YES YES YES YES YES
电信集成电路类型 DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH DIGITAL TIME SWITCH
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Matte Tin (Sn) - annealed MATTE TIN MATTE TIN Matte Tin (Sn) - annealed TIN LEAD TIN LEAD Tin/Lead (Sn85Pb15) TIN LEAD TIN LEAD
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.8 mm 0.5 mm 0.5 mm 0.8 mm 0.8 mm 0.5 mm 0.5 mm 0.5 mm 0.8 mm
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 20 20 20 20 20
宽度 14 mm 10 mm 10 mm 14 mm 14 mm 10 mm 10 mm 10 mm 14 mm
ECCN代码 EAR99 EAR99 EAR99 EAR99 - - EAR99 - -
常用电子元件电路符号与资料
常用电子元件电路符号与资料...
laozhu 模拟电子
【helper 2416】第六弹 helper2416 +linux驱动移植之DM9000A以太网
1.简单介绍下DM9000A: DM9000A是一款由中国台湾DAVICOM公司推出的一款高速以太网接口芯片,该芯片完全集成的和符合成本效益单芯片快速以太网MAC控制器与一般处理接口,一个10/100M自适应 ......
陌路绝途 嵌入式系统
关于MB90092 子屏显示的问题
我现在想用富士通的视频叠加MB90092芯片子屏显示功能,主屏可以正常显示。 子屏显示的字符为一段乱码,代码如下: void MB90092_DisChar (UCHAR x,UCHAR y,int addr,UCHAR mul,UCHAR bc,UCHA ......
245016767 嵌入式系统
pin光电二极管尾纤封装怎么画?求助
334910 这是我用的光电二极管尾纤的基本信息,现在想用AD画电路图,但是一直不清楚怎么画?求大神指点 ...
黏三皮黏三皮 PCB设计
基于FPGA的多种形式分频的设计与实现
摘 要: 本文通过在QuartursⅡ开发平台下,一种能够实现等占空比、非等占空比整数分频及半整数分频的通用分频器的FPGA设计与实现,介绍了利用VHDL硬件描述语言输入方式,设计数字电路的过程。 ......
maker FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2612  1441  1067  2258  2472  53  30  22  46  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved