电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT5241JI-50TE13

产品描述50K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO20, 0.300 INCH, SOIC-20
产品类别模拟混合信号IC    转换器   
文件大小190KB,共16页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 全文预览

CAT5241JI-50TE13概述

50K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 64 POSITIONS, PDSO20, 0.300 INCH, SOIC-20

CAT5241JI-50TE13规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称ON Semiconductor(安森美)
零件包装代码SOIC
包装说明SOP,
针数20
Reach Compliance Codecompliant
其他特性NONVOLATILE MEMORY
控制接口2-WIRE SERIAL
转换器类型DIGITAL POTENTIOMETER
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度15.4 mm
湿度敏感等级1
功能数量1
位置数64
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)240
认证状态Not Qualified
电阻定律LINEAR
最大电阻容差20%
最大电阻器端电压3 V
最小电阻器端电压
座面最大高度2.65 mm
标称供电电压3 V
表面贴装YES
标称温度系数300 ppm/°C
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
标称总电阻50000 Ω
宽度7.5 mm

文档预览

下载PDF文档
CAT5241
Quad Digital
Potentiometer (POT)
with 64 Taps
and I
2
C Interface
Description
http://onsemi.com
The CAT5241 is four Digital POTs integrated with control logic and
16 bytes of NVRAM memory. Each digital POT consists of a series of
63 resistive elements connected between two externally accessible end
points. The tap points between each resistive element are connected to
the wiper outputs with CMOS switches. A separate 6-bit control
register (WCR) independently controls the wiper tap switches for each
digital POT. Associated with each wiper control register are four 6-bit
non-volatile memory data registers (DR) used for storing up to four
wiper settings. Writing to the wiper control register or any of the
non-volatile data registers is via a I
2
C serial bus. On power-up, the
contents of the first data register (DR0) for each of the four
potentiometers is automatically loaded into its respective wiper
control register (WCR).
The CAT5241 can be used as a potentiometer or as a two terminal,
variable resistor. It is intended for circuit level or system level
adjustments in a wide variety of applications.
Features
TSSOP−20
Y SUFFIX
CASE 948AQ
SOIC−20
W SUFFIX
CASE 751BJ
PIN CONNECTIONS
R
W0
R
L0
R
H0
A0
A2
R
W1
R
L1
R
H1
SDA
GND
SOIC−20 (W)
TSSOP−20 (Y)
(Top View)
CAT5241
1
V
CC
R
W3
R
L3
R
H3
A1
A3
SCL
R
W2
R
L2
R
H2
Four Linear-taper Digital Potentiometers
64 Resistor Taps per Potentiometer
End to End Resistance 2.5 kW, 10 kW, 50 kW or 100 kW
Potentiometer Control and Memory Access via I
2
C Interface
Low Wiper Resistance, Typically 80
W
Nonvolatile Memory Storage for up to Four Wiper Settings for Each
Potentiometer
Automatic Recall of Saved Wiper Settings at Power Up
2.5 to 6.0 Volt Operation
Standby Current less than 1
mA
1,000,000 Nonvolatile WRITE Cycles
100 Year Nonvolatile Memory Data Retention
20-lead SOIC and TSSOP Packages
Industrial Temperature Range
These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS
Compliant
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 14 of this data sheet.
Semiconductor Components Industries, LLC, 2013
July, 2013
Rev. 20
1
Publication Order Number:
CAT5241/D

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1909  410  700  2087  208  14  19  36  16  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved