电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24FC65PA-REV-D

产品描述EEPROM, 8KX8, Serial, CMOS, PDIP8, PLASTIC, DIP-8
产品类别存储    存储   
文件大小627KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24FC65PA-REV-D概述

EEPROM, 8KX8, Serial, CMOS, PDIP8, PLASTIC, DIP-8

CAT24FC65PA-REV-D规格参数

参数名称属性值
零件包装代码DIP
包装说明DIP,
针数8
Reach Compliance Codeunknow
ECCN代码EAR99
最大时钟频率 (fCLK)0.4 MHz
JESD-30 代码R-PDIP-T8
长度9.59 mm
内存密度65536 bi
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度4.57 mm
串行总线类型I2C
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
宽度7.62 mm
最长写入周期时间 (tWC)5 ms
Base Number Matches1

文档预览

下载PDF文档
CAT24FC65, CAT24FC66
64K-Bit I
2
C Serial CMOS EEPROM with Partial Array Write Protection
FEATURES
I
Fast mode I
2
C bus compatible*
I
Max clock frequency:
I
5 ms max write cycle time
I
Write protect feature
- 400KHz for VCC=2.5V to 5.5V
I
Schmitt trigger filtered inputs for
noise suppression
I
Low power CMOS technology
I
64-byte page write buffer
I
Self-timed write cycle with auto-clear
I
Industrial and automotive temperature ranges
– Bottom 1/4 array protected when WP at V
IH
(CAT24FC65)
– Top 1/4 array protected when WP at V
IH
(CAT24FC66)
I
1,000,000 program/erase cycles
I
100 year data retention
I
8-pin DIP, 8-pin SOIC (JEDEC), 8-pin SOIC
(EIAJ), 8-pin TSSOP and TDFN packages
DESCRIPTION
The CAT24FC65/66 is a 64k-bit Serial CMOS EEPROM
internally organized as 8,192 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements.
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
A0
1
A1
2
A2
3
VSS
4
TDFN Package (RD2, ZD2)
8
VCC
7
WP
SOIC Package
(J, W, K, X, GW, GX)
A0
A1
A2
VSS
1
2
3
4
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
D
s
i
6
5
8
7
VCC
A0
WP
A1
SCL
A2
SDA
VSS
o
c
1
2
3
4
(Top View)
TSSOP Package (U, Y, GY)
SDA
i
t
n
6
SCL
5
SDA
u
n
VCC
VSS
WP
The CAT24FC65/66 features a 64-byte page write
buffer. The device operates via the I
2
C bus serial
interface and is available in 8-pin DIP, SOIC, TSSOP
and TDFN packages.
BLOCK DIAGRAM
EXTERNAL LOAD
d
e
ACK
START/STOP
LOGIC
CONTROL
LOGIC
a
P
s
t
r
DOUT
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
8
7
6
5
VCC
WP
SCL
SDA
XDEC
128
EEPROM
128X512
Function
Address Inputs
Serial Data/Address
DATA IN STORAGE
Serial Clock
Write Protect
+2.5V to +5.5V Power Supply
Ground
No Connect
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
V
CC
V
SS
NC
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1047, Rev. H

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 275  794  435  2304  2341  6  16  9  47  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved