电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYMD564G7268M-H

产品描述DDR DRAM Module, 64MX72, 0.75ns, CMOS, DIMM-184
产品类别存储    存储   
文件大小235KB,共16页
制造商SK Hynix(海力士)
官网地址http://www.hynix.com/eng/
下载文档 详细参数 选型对比 全文预览

HYMD564G7268M-H概述

DDR DRAM Module, 64MX72, 0.75ns, CMOS, DIMM-184

HYMD564G7268M-H规格参数

参数名称属性值
厂商名称SK Hynix(海力士)
零件包装代码DIMM
包装说明DIMM, DIMM184
针数184
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式SINGLE BANK PAGE BURST
最长访问时间0.75 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N184
内存密度4831838208 bit
内存集成电路类型DDR DRAM MODULE
内存宽度72
功能数量1
端口数量1
端子数量184
字数67108864 words
字数代码64000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64MX72
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM184
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
电源2,5 V
认证状态Not Qualified
刷新周期8192
自我刷新YES
最大待机电流0.713 A
最大压摆率4.07 mA
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL

文档预览

下载PDF文档
64Mx72 bits
Low Profile Registered DDR SDRAM DIMM
HYMD564G726(L)8M-K/H/L
DESCRIPTION
Preliminary
Hynix HYMD564G726(L)8M-K/H/L series is Low Profile registered 184-pin double data rate Synchronous DRAM Dual
In-Line Memory Modules (DIMMs) which are organized as 64Mx72 high-speed memory arrays. Hynix
HYMD564G726(L)8M-K/H/L series consists of nine 64Mx8 DDR SDRAM in 400mil TSOP II packages on a 184pin
glass-epoxy substrate. Hynix HYMD564G726(L)8M-K/H/L series provide a high performance 8-byte interface in 5.25"
width form factor of industry standard. It is suitable for easy interchange and addition.
Hynix HYMD564G726(L)8M-K/H/L series is designed for high speed of up to 133MHz and offers fully synchronous
operations referenced to both rising and falling edges of differential clock inputs. While all addresses and control inputs
are latched on the rising edges of the clock, Data, Data strobes and Write data masks inputs are sampled on both ris-
ing and falling edges of it. The data paths are internally pipelined and 2-bit prefetched to achieve very high bandwidth.
All input and output voltage levels are compatible with SSTL_2. High speed frequencies, programmable latencies and
burst lengths allow variety of device operation in high performance memory system.
Hynix HYMD564G726(L)8M-K/H/L series incorporates SPD(serial presence detect). Serial presence detect function is
implemented via a serial 2,048-bit EEPROM. The first 128 bytes of serial PD data are programmed by Hynix to identify
DIMM type, capacity and other the information of DIMM and the last 128 bytes are available to the customer.
FEATURES
512MB (64M x 72) Low Profile Registered DDR
DIMM based on 64Mx8 DDR SDRAM
JEDEC Standard 184-pin dual in-line memory mod-
ule (DIMM)
Error Check Correction (ECC) Capability
Registered inputs with one-clock delay
Phase-lock loop (PLL) clock driver to reduce loading
2.5V +/- 0.2V VDD and VDDQ Power supply
All inputs and outputs are compatible with SSTL_2
interface
Fully differential clock operations (CK & /CK) with
100MHz/125MHz/133MHz
Programmable CAS Latency 1.5 / 2 / 2.5 supported
Programmable Burst Length 2 / 4 / 8 with both
sequential and interleave mode
tRAS Lock-out function supported
Internal four bank operations with single pulsed RAS
Auto refresh and self refresh supported
8192 refresh cycles / 64ms
ORDERING INFORMATION
Part No.
HYMD564G726(L)8M-K
HYMD564G726(L)8M-H
HYMD564G726(L)8M-L
V
DD
=2.5V
V
DDQ
=2.5V
Power Supply
Clock Frequency
133MHz (*DDR266A)
133MHz (*DDR266B)
125MHz (*DDR200)
Interface
Form Factor
184pin Registered DIMM
5.25 x 1.2 x 0.15 inch
SSTL_2
* JEDEC Defined Specifications compliant
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any
responsibility for use of circuits described. No patent licenses are implied.
Rev. 0.2/Jul. 02
1

HYMD564G7268M-H相似产品对比

HYMD564G7268M-H HYMD564G7268M-L HYMD564G7268M-K HYMD564G726L8M-K HYMD564G726L8M-L
描述 DDR DRAM Module, 64MX72, 0.75ns, CMOS, DIMM-184 DDR DRAM Module, 64MX72, 0.8ns, CMOS, DIMM-184 DDR DRAM Module, 64MX72, 0.75ns, CMOS, DIMM-184 DDR DRAM Module, 64MX72, 0.75ns, CMOS, DIMM-184 DDR DRAM Module, 64MX72, 0.8ns, CMOS, DIMM-184
厂商名称 SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士) SK Hynix(海力士)
零件包装代码 DIMM DIMM DIMM DIMM DIMM
包装说明 DIMM, DIMM184 DIMM, DIMM184 DIMM, DIMM184 DIMM, DIMM184 DIMM, DIMM184
针数 184 184 184 184 184
Reach Compliance Code compliant compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST SINGLE BANK PAGE BURST
最长访问时间 0.75 ns 0.8 ns 0.75 ns 0.75 ns 0.8 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
最大时钟频率 (fCLK) 133 MHz 125 MHz 133 MHz 133 MHz 125 MHz
I/O 类型 COMMON COMMON COMMON COMMON COMMON
JESD-30 代码 R-XDMA-N184 R-XDMA-N184 R-XDMA-N184 R-XDMA-N184 R-XDMA-N184
内存密度 4831838208 bit 4831838208 bit 4831838208 bit 4831838208 bit 4831838208 bit
内存集成电路类型 DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE DDR DRAM MODULE
内存宽度 72 72 72 72 72
功能数量 1 1 1 1 1
端口数量 1 1 1 1 1
端子数量 184 184 184 184 184
字数 67108864 words 67108864 words 67108864 words 67108864 words 67108864 words
字数代码 64000000 64000000 64000000 64000000 64000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C
组织 64MX72 64MX72 64MX72 64MX72 64MX72
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 DIMM DIMM DIMM DIMM DIMM
封装等效代码 DIMM184 DIMM184 DIMM184 DIMM184 DIMM184
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY MICROELECTRONIC ASSEMBLY
电源 2,5 V 2,5 V 2,5 V 2,5 V 2,5 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
刷新周期 8192 8192 8192 8192 8192
自我刷新 YES YES YES YES YES
最大待机电流 0.713 A 0.704 A 0.713 A 0.713 A 0.704 A
最大压摆率 4.07 mA 3.8 mA 4.07 mA 4.07 mA 3.8 mA
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 NO NO NO NO NO
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL DUAL
代码整洁之道(2)
《极限编程实施》作者Ron Jeffries 仔细研究了贝克的简单代码规则,并依其重要顺序分别列为:& 能通过所有测试& 没有重复代码& 体现系统中的全部涉及理念& 包括尽量少的实体,比如类、 ......
guyu_1 FPGA/CPLD
IIC驱动 为难
要写一个芯片的驱动,是IIC接口的,要求是些8Bytes数据,读8Bytes 本来想自己写个IIC驱动的,但看了下三星BSP里面有IIC的驱动,所以想移植一下,结果,发现它里面的东西真的好多, 如 ......
黄小明 嵌入式系统
请问VS 2005 PPC 2003 能用 ADO CE3.1访问 SQL MOBILE 数据库吗?
我已经做了用ADO CE访问 SQL CE 2.0的程序,现在想换SQL MOBILE 2005数据库,请问能继续使用ADO CE访问吗? 求助!!!!!!!!1 ...
test12 嵌入式系统
NCL 阅读器
NCL 阅读器...
lorant 模拟电子
“model based design for c6000 dsp”
尝试用基于模型的方法生成C6000 dsp程序 ...
平湖秋月 DSP 与 ARM 处理器
由多个正弦信号叠加的信号怎么检测
最近想做一个多信号检测器。要求是要对由多个频率和幅度都不同的正弦信号叠加成的信号进行分析。要检测出该复合信号所包含哪几种正弦信号信息,并测出每个正弦信号的频率和幅度。有哪位大 ......
Dolce 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2471  2478  1761  1936  2389  4  1  56  27  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved