电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

FLDL-TTL-225G

产品描述Active Delay Line, 1-Func, 1-Tap, True Output, TTL, GULLWING, MODULE-14/4
产品类别逻辑    逻辑   
文件大小42KB,共1页
制造商Engineered Components Co
下载文档 详细参数 全文预览

FLDL-TTL-225G概述

Active Delay Line, 1-Func, 1-Tap, True Output, TTL, GULLWING, MODULE-14/4

FLDL-TTL-225G规格参数

参数名称属性值
厂商名称Engineered Components Co
零件包装代码SOIC
包装说明SOP, GWDIP4/14,.5
针数4
Reach Compliance Codeunknown
其他特性TYP. ICC = 40MA; INTERNAL TERMINATION; MAX RISE TIME CAPTURED
系列F
JESD-30 代码R-XDSO-G4
长度20.32 mm
逻辑集成电路类型ACTIVE DELAY LINE
功能数量1
抽头/阶步数1
端子数量4
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料UNSPECIFIED
封装代码SOP
封装等效代码GWDIP4/14,.5
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
可编程延迟线NO
Prop。Delay @ Nom-Sup232 ns
认证状态Not Qualified
座面最大高度7.239 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术TTL
温度等级COMMERCIAL
端子形式GULL WING
端子节距2.54 mm
端子位置DUAL
总延迟标称(td)225 ns
宽度10.795 mm

文档预览

下载PDF文档
FAST TTL Logic Delay Line
The FAST TTL Logic Delay Lines manufactured by Engineered Components Company are designed to provide an output
waveform that reproduces the input waveform after a set amount of delay time has elapsed. These delay lines are
non-inverting. The delay times are calibrated to the listed tolerances on the rising edge delays.
The MTBF on these modules, when calculated per MIL-HDBK-217, for a 50 deg.C ground fixed environment and with
50VDC applied, is in excess of 6 million hours. The temperature coefficient of delay is less than 1200 ppm/deg.C
over the operating temperature range of 0 to +70 deg. C.
The module is provided in a 14-pin DIP package, fully encapsulated in epoxy resin and is housed in a Diallyl Phthalate
case, blue in color. The case marking is applied by silkscreen using white epoxy paint. The 4 copper leads are tin-lead
plated and meet the solderability requirements of MIL-STD-202, Method 208.
MECHANICAL DIAGRAM
Thru-Hole (F Suffix)
.150 TYP.
.300
.534 TYP.
Gull-Wing (G Suffix)
.450 TYP.
J-Lead (J Suffix)
.060 TYP.
+/-.020
.130
.300
TYP.
.020 DIA.
TYP.
.020
TYP.
.300
TYP.
.010 TYP.
.010 TYP.
.300
TYP.
.020
TYP.
.030
.030
.030
DATE CODE
V
OUT
V
DATE CODE
OUT
V
.400
IN
FLDL-TTL-10F
C
Top view
.425
FLDL-TTL-10G
IN
C
Top view
.425
IN
.800
.800
Product Selection Table
(Add Suffixes for Lead designation, F, G, or J)
Product Selection Table (Cont.)
(Add Suffixes for Lead designation, F, G, or J)
Part
Number
Output Delay and
Tolerance (in ns)
Part
Number
Output Delay and
Tolerance (in ns)
Operating Specifications:
All measurements made at 25 deg. C
All measurements made with Vcc = +5VDC
All measurements made with (1) FAST TTL output load
Operating Temperature: 0 to +70 deg. C
Storage Temperature: -55 to +125 deg. C
Vcc Supply Voltage: 4.75 to 5.25VDC
Vcc Supply Current:
Constant “0” in = 40mA typical
Constant “1” in = 7mA typical
Logic “High” Input:
Voltage: 2.0VDC min. ; Vcc max.
Current: 2.7VDC = 20uA max. ; 5.5VDC = 1mA max.
Logic “Low” Input:
Voltage: 0.8 VDC max.
Current: -0.6mA max.
Logic “High” Voltage Out: 2.7VDC min.
Logic “Low” Voltage Out: 0.5VDC max.
FLDL-TTL-5
FLDL-TTL-6
FLDL-TTL-7
FLDL-TTL-8
FLDL-TTL-9
FLDL-TTL-10
FLDL-TTL-11
FLDL-TTL-12
FLDL-TTL-13
FLDL-TTL-14
FLDL-TTL-15
FLDL-TTL-16
FLDL-TTL-17
FLDL-TTL-18
FLDL-TTL-19
FLDL-TTL-20
FLDL-TTL-21
FLDL-TTL-22
FLDL-TTL-23
FLDL-TTL-24
FLDL-TTL-25
FLDL-TTL-30
FLDL-TTL-35
FLDL-TTL-40
FLDL-TTL-45
FLDL-TTL-50
FLDL-TTL-55
5.0+/-1.0
6.0+/-1.0
7.0+/-1.0
8.0+/-1.0
9.0+/-1.0
10.0+/-1.0
11.0+/-1.0
12.0+/-1.0
13.0+/-1.0
14.0+/-1.0
15.0+/-1.0
16.0+/-1.0
17.0+/-1.0
18.0+/-1.0
19.0+/-1.0
20.0+/-1.0
21.0+/-1.0
22.0+/-1.0
23.0+/-1.0
24.0+/-1.0
25.0+/-1.0
30.0+/-1.5
35.0+/-1.5
40.0+/-1.5
45.0+/-2.0
50.0+/-2.0
55.0+/-2.0
FLDL-TTL-60
FLDL-TTL-65
FLDL-TTL-70
FLDL-TTL-75
FLDL-TTL-80
FLDL-TTL-85
FLDL-TTL-90
FLDL-TTL-95
FLDL-TTL-100
FLDL-TTL-125
FLDL-TTL-150
FLDL-TTL-175
FLDL-TTL-200
FLDL-TTL-225
FLDL-TTL-250
FLDL-TTL-275
FLDL-TTL-300
FLDL-TTL-350
FLDL-TTL-400
FLDL-TTL-450
FLDL-TTL-500
FLDL-TTL-600
FLDL-TTL-700
FLDL-TTL-800
FLDL-TTL-900
FLDL-TTL-1000
60.0+/-2.0
65.0+/-2.5
70.0+/-2.5
75.0+/-2.5
80.0+/-2.5
85.0+/-3.0
90.0+/-3.0
95.0+/-3.0
100.0+/-3.0
125.0+/-4.0
150.0+/-4.5
175.0+/-5.0
200.0+/-6.0
225.0+/-7.0
250.0+/-8.0
275.0+/-9.0
300.0+/-10.0
350.0+/-11.0
400.0+/-12.0
450.0+/-14.0
500.0+/-15.0
600.0+/-18.0
700.0+/-20.0
800.0+/-22.0
900.0+/-24.0
1000.0+/-26.0
BLOCK DIAGRAM
V
IN
14
1
Input
Buffer
Delay
Line
Special modules can often be manufactured to provide for customer specific applications.
engineered components company
A Division of Cornucopia Tool & Plastics, Inc. PO Box 1915, 448 Sherwood Rd., Paso Robles CA 93447
YYWW
DATE CODE
OUT
YYWW
.250
.285
FLDL-TTL-10J
C
MADE IN USA
MADE IN USA
MADE IN USA
.285
YYWW
.800
Output
Buffer
7
8
OUT
C
Phone: 805-369-0034
Fax:
805-369-0033
Web: www.ec2.com

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2057  1333  2288  1956  751  42  27  47  40  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved