电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT46V8M16P-5G

产品描述DDR DRAM, 8MX16, 0.75ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, LEAD FREE, PLASTIC, TSOP-66
产品类别存储    存储   
文件大小129KB,共8页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
标准
下载文档 详细参数 全文预览

MT46V8M16P-5G概述

DDR DRAM, 8MX16, 0.75ns, CMOS, PDSO66, 0.400 INCH, 0.65 MM PITCH, LEAD FREE, PLASTIC, TSOP-66

MT46V8M16P-5G规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Micron Technology
零件包装代码TSOP
包装说明TSSOP,
针数66
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.75 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PDSO-G66
JESD-609代码e3
长度22.22 mm
内存密度134217728 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量66
字数8388608 words
字数代码8000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8MX16
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)2.83 V
最小供电电压 (Vsup)2.6 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度10.16 mm

文档预览

下载PDF文档
PRELIMINARY
128Mb: x16
GRAPHICAL DDR SDRAM ADDENDUM
DOUBLE DATA RATE
(DDR) SDRAM
Features
• 200 MHz Clock, 400 Mb/s/p data rate
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture
• Internal, pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
• Programmable burst lengths: 2, 4, or 8
• Concurrent Auto Precharge option supported
• Auto Refresh and Self Refresh Modes
t
RAS lockout (
t
RAP =
t
RCD)
• Single CAS Latency CL=3
Options
• Configuration
8 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic Package
66-Pin TSOP (400 mil with 0.65mm pin
pitch)
66-Pin TSOP (400 mil with 0.65mm pin
pitch) Lead Free
• Timing - Cycle Time
5ns @ CL = 3
6ns @ CL = 3
• Self Refresh
Standard
Marking
8M816
TG
P
MT46V8M16 – 2 MEGX16X4 BANKS
For the latest data sheet revisions, please refer to the
Micron Website: www.micron.com/dramds
General Description
The DDR SDRAM is a high-speed CMOS, dynamic
random-access memory that operates at a frequency
of 200 MHz (
t
CK=5ns) with a peak data transfer rate of
400Mb/s/p DDR400 continues to use the 2n-prefetch
architecture.
The standard DDR266 data sheet provides a com-
plete description of DDR SDRAM functionality and
operating modes. It provides full specifications and
functionality unless specified herein. This addendum
data sheet concentrates on the critical parameters and
key differences required to support the enhanced DDR
point to point speeds.
Table 1:
Configuration
16 MEG X 8
4 Meg x 8 x 4 banks
4K
4K (A0-A11)
4 (BA0, BA1)
1K (A0-A9)
ARCHITECTURE
Configuration
Refresh Count
Row Addressing
Bank Addressing
Column Addressing
Table 2:
SPEED
GRADE
Key Timing Parameters
DATA-OUT
WINDOW
2
ACCESS
WINDOW
DQS-DQ
SKEW
CLOCK RATE
CL = 3
1
-5G
-6G
-5G
-6G
none
NOTE:
200 MHz
166 MHz
1.5ns
1.9ns
±0750ps
±0750ps
+500ps
+500ps
1. CL = CAS (Read) Latency
2. With a 50/50 clock duty cycle
09005aef80b2cb48
128Mbx16DDR_PTPadd.fm - Rev. A 4/04 EN
1
©2004 Micron Technology, Inc. All rights reserved.
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2513  561  2188  2529  2097  23  57  6  32  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved