电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEX8518-AC25BIG

产品描述PCI BUS CONTROLLER, PBGA376, 23 X 23 MM, LEAD FREE, PLASTIC, BGA-376
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小476KB,共4页
制造商AVAGO
官网地址http://www.avagotech.com/
下载文档 详细参数 选型对比 全文预览 文档解析

PEX8518-AC25BIG概述

PCI BUS CONTROLLER, PBGA376, 23 X 23 MM, LEAD FREE, PLASTIC, BGA-376

PEX8518-AC25BIG规格参数

参数名称属性值
厂商名称AVAGO
包装说明BGA,
Reach Compliance Codeunknown
总线兼容性I2C
JESD-30 代码S-PBGA-B376
端子数量376
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
表面贴装YES
技术CMOS
端子形式BALL
端子位置BOTTOM
uPs/uCs/外围集成电路类型BUS CONTROLLER, PCI

文档解析

PEX 8518开关的非透明桥接(Non-Transparent Bridging,简称NTB)功能允许实现多主机系统和智能I/O模块。以下是实现非透明桥接功能的几个关键点:

  1. 内存域隔离:非透明桥接允许系统通过将处理器子系统呈现为端点而不是另一个内存系统来隔离内存域。

  2. 基地址寄存器(Base Address Registers):用于地址转换,使得不同的内存域能够正确地访问地址空间。

  3. 门铃寄存器(Doorbell Registers):用于在不同的地址域之间发送中断。

  4. 共享寄存器(Scratchpad Registers):可以从两个地址域访问,允许处理器之间的通信。

  5. 端到端CRC保护(ECRC)和毒化位(Poison bit)支持:PEX 8518提供了这些可选特性,以确保需要保证无差错数据包的设计。

  6. 灵活的端口配置:PEX 8518提供五个高度灵活和可配置的端口,可以配置为非透明端口,以支持多主机或智能I/O。

  7. 虚拟通道(Virtual Channels,VCs)和流量类别(Traffic Classes,TCs):PEX 8518支持两个全功能的虚拟通道和八个流量类别,允许针对不同端口进行不同的映射。

  8. 软件和硬件工具:PLX提供了硬件和软件工具,如PEX 8518快速开发工具包(Rapid Development Kit,RDK)和软件开发工具包(Software Development Kit,SDK),以帮助客户快速进行设计和开发。

通过这些特性和工具,PEX 8518能够实现非透明桥接功能,从而在各种应用中提供灵活的、可扩展的高带宽、非阻塞的互连解决方案。

文档预览

下载PDF文档
Version 1.6 2007
Features
PEX 8518 General Features
o
16-lane PCI Express switch
-
Integrated SerDes
o
Up to five configurable ports
o
23mm x 23mm, 376-ball PBGA
package
o
Typical Power: 2.6 Watts
PEX 8518 Key Features
o
Standards Compliant
-
PCI Express Base Specification, r1.1
-
Standard SHPC Specification, r1.1
(hot-plug)
o
High Performance
-
Non-blocking internal architecture
-
Full line rate on all ports
-
Cut-Thru latency: 150ns
o
Non-Transparent Bridging
-
Configurable Non-Transparent port
for Multi-Host or Intelligent I/O
Support
o
Flexible Configuration
-
Five highly flexible & configurable
ports (x1, x2, x4, or x8)
-
Configurable with strapping pins,
EEPROM, I
2
C, or Host software
-
Lane and polarity reversal
o
PCI Express Power Management
-
Link power management states: L0,
L0s, L1, L2/L3 Ready, L2 and L3
-
Device states: D0 and D3hot
-
Vaux, WAKE#, Beacon support
o
Spread Spectrum Clock
-
Dual clock domain
o
Quality of Service (QoS)
-
Two Virtual Channels per port
-
Eight Traffic Classes per port
-
Fixed and Round-Robin Virtual
Channel Port Arbitration
o
Reliability, Availability, Serviceability
-
5 Standard Hot-Plug Controllers
-
Upstream port as hot-plug client
-
Transaction Layer end-to-end CRC
-
Poison bit
-
Advanced Error Reporting
-
Lane Status bits and GPO available
-
Per port error diagnostics
Bad DLLPs
Bad TLPs
CRC errors
-
JTAG boundary scan
-
Fatal Error out-of-band signal option
PEX 8518
Flexible & Versatile PCI Express
®
Switch
Multi-purpose, Feature Rich
ExpressLane™
PCI Express Switch
The
ExpressLane
PEX 8518 device offers PCI Express switching capability
enabling users to add scalable high bandwidth, non-blocking interconnection
to a wide variety of applications including
servers, storage systems,
communications platforms, blade servers, and embedded-control
products.
The PEX 8518 is well suited for
fan-out, aggregation, peer-to-
peer,
and
intelligent I/O module
applications.
Highly Flexible Port Configurations
The PEX 8518 offers highly configurable ports. There are a maximum of five
ports that can be configured to any legal width from x1 to x8, in any
combination to support your specific bandwidth needs. The ports can be
configured for
symmetric
(each port having the same lane width and traffic
load) or
asymmetric
(ports having different lane widths) traffic. In the event
of asymmetric traffic, the PEX 8518 features a
flexible central packet
memory
that allocates a memory buffer for each port as required by the
application or endpoint. This buffer allocation along with the device's
flexible packet flow control
minimizes bottlenecks when the upstream and
aggregated downstream bandwidths do not match (are asymmetric). Any of
the ports can be designated as the upstream port, which can be changed
dynamically.
End-to-end Packet Integrity
The PEX 8518 provides
end-to-end CRC
protection (ECRC) and
Poison
bit
support to enable designs that require
guaranteed error-free packets.
These
features are optional in the PCI Express specification, but PLX provides
them across its entire
ExpressLane
switch product line.
Non-Transparent “Bridging” in a PCI Express Switch
The PEX 8518 supports full non-transparent bridging (NTB) functionality to
allow implementation of
multi-host systems
and
intelligent I/O modules
in
applications such as
communications, storage,
and
blade servers.
To
ensure quick product migration, the non-transparency features are
implemented in the same fashion as in standard PCI applications.
Non-transparent bridges allow systems to isolate memory domains by
presenting the processor subsystem as an endpoint, rather than another
memory system. Base address registers are used to translate addresses;
doorbell registers are used to send interrupts between the address domains;
and scratchpad registers are accessible from both address domains to allow
inter-processor communication.
Two Virtual Channels
The
ExpressLane
PEX 8518 switch supports two full-featured Virtual
Channels (VCs) and eight Traffic Classes (TCs). The mapping of Traffic
Classes to port-specific Virtual Channels allows for different mappings for
different ports. In addition, the devices offer user-selectable Virtual Channel
arbitration algorithms to enable users to fine tune the Quality of Service
(QoS) required for a specific application.

PEX8518-AC25BIG相似产品对比

PEX8518-AC25BIG PEX8518-AC25BI
描述 PCI BUS CONTROLLER, PBGA376, 23 X 23 MM, LEAD FREE, PLASTIC, BGA-376 PCI BUS CONTROLLER, PBGA376, 23 X 23 MM, PLASTIC, BGA-376
厂商名称 AVAGO AVAGO
包装说明 BGA, BGA,
Reach Compliance Code unknown unknown
总线兼容性 I2C I2C
JESD-30 代码 S-PBGA-B376 S-PBGA-B376
端子数量 376 376
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA
封装形状 SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY
表面贴装 YES YES
技术 CMOS CMOS
端子形式 BALL BALL
端子位置 BOTTOM BOTTOM
uPs/uCs/外围集成电路类型 BUS CONTROLLER, PCI BUS CONTROLLER, PCI

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1748  1358  100  2693  2633  54  7  31  12  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved