Rev.3.2
_10
BATTERY PROTECTION IC
FOR 3-SERIAL-CELL PACK
S-8233B Series
The S-8233B is a series of lithium-ion rechargeable battery protection ICs
incorporating high-accuracy (±25 mV) voltage detection circuits and delay
circuits. It is suitable for a 3-serial-cell lithium-ion battery pack.
Features
(1)
Internal high-accuracy voltage detection circuit
Over charge detection voltage
3.80
±
0.025 V to 4.40
±
0.025 V
5 mV - step
Over charge release voltage
3.45
±
0.100 V to 4.40
±
0.100 V
5 mV - step
(The over charge release voltage can be selected within the range where a difference from over
charge detection voltage is 0 to 0.35 V with 50 mV - step)
Over discharge detection voltage
2.00
±
0.08 V to 2.80± 0.08 V
50 mV - step
Over discharge release voltage
2.00
±
0.10 V to4.00± 0.10 V
50 mV - step
(The over discharge release voltage can be selected within the range where a difference from over
discharge detection voltage is 0 to 1.2 V with 50 mV - step)
Over current detection voltage 1
0.15
±0.015
V to 0.5
±0.05
V
50 mV - step
(2)
(3)
(4)
(5)
(6)
(7)
(8)
High input-voltage device (absolute maximum rating: 26 V)
Wide operating voltage range:
2 V to 24 V
The delay time for every detection can be set via an external capacitor.
Three over current detection levels (protection for short-circuiting)
Internal charge/discharge prohibition circuit via the control terminal
The function for charging batteries from 0 V is available.
Low current consumption
Operation
50
µA
max. (+25°C)
Power-down
0.1
µA
max. (+25°C)
Applications
Lithium-ion rechargeable battery packs
Package
Package Name
16-PIN TSSOP
Package
FT016-A
Drawing Code
Tape
FT016-A
Reel
FT016-A
Seiko Instruments Inc.
1
BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK
S-8233B Series
Block Diagram
Rev.3.2
_10
VCC
Reference
voltage 1
+
−
Battery 1
Over charge
Over current
2,3 delay
circuit
Over current
detection
circuit
VMP
CD1
+
−
Battery 1
Over discharge
Over current1,
delay circuit
COVT
VC1
Battery 1
Over charge
+
−
Battery 2
Over charge
Over discharge
delay circuit
CDT
Control
Logic
Over charge
delay circuit
CD2
+
Battery 2
Over discharge
Reference
voltage 2
−
CCT
VC2
Battery 2
Over charge
+
−
Battery 3
Over charge
DOP
CD3
+
Battery 3
Over discharge
Reference
voltage 3
−
COP
VSS
Battery 3
Over charge
Floating
detection circuit
CTL
Figure 1
Remark
The delay time for over current detection 2 and 3 is fixed by an internal IC circuit. The delay
time cannot be changed via an external capacitor.
2
Seiko Instruments Inc.
Rev.3.2
_10
Product Name Structure
1. Product name
S−8233B
x
FT
BATTERY PROTECTION IC FOR 3-SERIAl-CELL PACK
S-8233B Series
−
TB
IC direction in tape specifications
*1
Package name (abbreviation)
FT: 16-Pin TSSOP
Serial code
Assigned from A to Z in alphabetical order
*1.
Refer to the taping specifications.
2. Product name list
Table 1
Product name / Over charge Over charge Overdischarge Overdischarge Overcurrent
0V
Conditioning CTL
Parameter
detection
release
detection release voltage detection battery
function
logic
*1
voltage
voltage1 charging
voltage
voltage
V
DU
V
CU
V
IOV1
V
CD
V
DD
function
S-8233BAFT-TB 4.225±0.025 V
S-8233BCFT-TB 4.200±0.025 V
4.225
V
*2
4.2
V
2.30±0.08 V
2.30±0.08 V
2.80±0.08 V
2.00±0.08 V
2.70±0.10 V
2.70±0.10 V
3.30±0.10 V
2.70±0.10 V
0.20±0.02 V
0.20±0.02 V
0.50±0.05 V
−
−
−
Available
Unavailable
Available
Unavailable
normal
reverse
normal
reverse
S-8233BBFT-TB 4.325±0.025 V 4.15±0.10 V
S-8233BDFT-TB 4.325±0.025 V 4.15±0.10 V
0.25±0.025 V Available
*1.
The input voltage of CTL for normal condition is changed by the CTL logic. (Please refer to
“Operation”).
*2.
Without over charge detection / release hysteresis.
Remark
Please contact the SII marketing department for the products with the detection voltage value
other than those specified above.
Seiko Instruments Inc.
3
BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK
S-8233B Series
Rev.3.2
_10
Pin Configurations
16-Pin TSSOP
Top view
DOP
NC
COP
VMP
COVT
CDT
CCT
VSS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VCC
NC
CD1
VC1
CD2
VC2
CD3
CTL
Table 2
No.
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Name
DOP
NC
COP
VMP
COVT
CDT
CCT
VSS
CTL
CD3
VC2
CD2
VC1
CD1
NC
VCC
*1
Description
Connects FET gate for discharge control (CMOS output)
Non connect
Connects FET gate for charge control (Nch open-drain output)
Detects voltage between VCC to VMP(Over current detection pin)
Connects capacitor for over current detection1delay circuit
Connects capacitor for over discharge detection delay circuit
Connects capacitor for over charge detection delay circuit
Negative power input, and connects negative voltage for battery 3
Charge/discharge control signal input
Battery 3 conditioning signal output
Connects battery 2 negative voltage and battery 3 positive voltage
Battery 2 conditioning signal output
Connects battery 1 negative voltage and battery 2 positive voltage
Battery 1 conditioning signal output
Non connect
*1
Figure 2
Positive power input and connects battery 1 positive voltage
*1. The NC pin is electrically open. The NC pin can be
connected to VCC or VSS.
Absolute Maximum Ratings
Table 3
(Ta
=
25
°C
unless otherwise specified)
Item
Input voltage between VCC and VSS
Input terminal voltage
VMP Input terminal voltage
CD1 output terminal voltage
CD2 output terminal voltage
CD3 output terminal voltage
DOP output terminal voltage
COP output terminal voltage
Power dissipation
Operating temperature range
Storage temperature range
Sym.
V
DS
V
IN
V
VMP
V
CD1
V
CD2
V
CD3
V
DOP
V
COP
P
D
Topr
Tstg
Applied Pins
−
VC1,VC2,CTL,CCT,CDT,
COVT
VMP
CD1
CD2
CD3
DOP
COP
−
−
−
Rating
V
SS
-0.3 to V
SS
+26
V
SS
-0.3 to V
CC
+0.3
V
SS
-0.3 to V
SS
+26
VC1-0.3 to V
CC
+0.3
VC2-0.3 to V
CC
+0.3
V
SS
-0.3 to V
CC
+0.3
V
SS
-0.3 to V
CC
+0.3
V
SS
-0.3 to V
VMP
+0.3
300
-20 to +70
-40 to +125
Unit
V
V
V
V
V
V
V
V
mW
°C
°C
4
Seiko Instruments Inc.
Rev.3.2
_10
Electrical Characteristics
BATTERY PROTECTION IC FOR 3-SERIAl-CELL PACK
S-8233B Series
Table 4 (1 / 2)
Item
Detection voltage
Over charge detection voltage 1
Over charge release voltage 1
Over discharge detection voltage 1
Over discharge release voltage 1
Over charge detection voltage 2
Over charge release voltage 2
Over discharge detection voltage 2
Over discharge release voltage 2
Over charge detection voltage 3
Over charge release voltage 3
Over discharge detection voltage 3
Over discharge release voltage 3
Over current detection voltage 1
*1
Over current detection voltage 2
Over current detection voltage 3
Voltage temperature factor 1
*2
Voltage temperature factor 2
*3
Delay time
Over charge detection delay time 1
Over charge detection delay time 2
Over charge detection delay time 3
Over discharge detection delay time 1
Over discharge detection delay time 2
Over discharge detection delay time 3
Over current detection delay time 1
Over current detection delay time 2
Over current detection delay time 3
Symbol
Condition
Min.
(Ta
=
25
°C
unless otherwise specified)
Measure- Measure-
Typ.
Max.
Unit
ment
ment
condition circuit
V
CU1
V
CD1
V
DD1
V
DU1
V
CU2
V
CD2
V
DD2
V
DU2
V
CU3
V
CD3
V
DD3
V
DU3
V
IOV1
0.6
2.0
0
0
1.0
1.0
1.0
40
40
40
20
4
300
−
20
0
0
0
−
0.50
0.50
0.90
0.90
−
−
V
CU1
+0.025
V
V
CD1
+0.10
V
V
DD1
+0.08
V
V
DU1
+0.10
V
V
CU2
+0.025
V
V
CD2
+0.10
V
V
DD2
+0.08
V
V
DU2
+0.10
V
V
CU3
+0.025
V
V
CD3
+0.10
V
V
DD3
+0.08
V
V
DU3
+0.10
V
V
IOV1
×1.1
V
0.66
V
3.0
V
1.0
mV/°C
0.5
mV/°C
1.5
1.5
1.5
60
60
60
30
8
550
24
50
300
300
300
0.1
0.80
0.80
1.40
1.40
−
V
CC
x 0.2
s
s
s
ms
ms
ms
ms
ms
µs
V
µA
nA
nA
nA
µA
MΩ
MΩ
MΩ
MΩ
V
V
1
1
1
1
2
2
2
2
3
3
3
3
4
4
4
−
−
9
10
11
9
10
11
12
12
12
−
5
5
5
5
5
6
6
6
6
16
16
1
1
1
1
1
1
1
1
1
1
1
1
2
2
2
−
−
6
6
6
6
6
6
7
7
7
V
CU1
3.80 to 4.40 Adjustment V
CU1
-0.025
V
CD1
3.45 to 4.40 Adjustment V
CD1
-0.10
V
DD1
2.00 to 2.80 Adjustment V
DD1
-0.08
V
DU1
2.00 to 4.00 Adjustment V
DU1
-0.10
V
CU2
3.80 to 4.40 Adjustment V
CU2
-0.025
V
CD2
3.45 to 4.40 Adjustment V
CD2
-0.10
V
DD2
2.00 to 2.80 Adjustment V
DD2
-0.08
V
DU2
2.00 to 4.00 Adjustment V
DU2
-0.10
V
CU3
3.80 to 4.40 Adjustment V
CU3
-0.025
V
CD3
3.45 to 4.40 Adjustment V
CD3
-0.10
V
DD3
2.00 to 2.80 Adjustment V
DD3
-0.08
V
DU3
2.00 to 4.00 Adjustment V
DU3
-0.10
V
IOV1
0.15 to 0.50V Adjustment V
IOV1
×0.9
V
IOV2
V
CC
Reference
0.54
V
IOV3
V
SS
Reference
1.0
T
COE1
Ta=-20 to 70°C
-1.0
T
COE2
Ta=-20 to 70°C
-0.5
t
CU1
t
CU2
t
CU3
t
DD1
t
DD2
t
DD3
t
IOV1
t
IOV2
t
IOV3
C
CCT
=0.47
µF
C
CCT
=0.47
µF
C
CCT
=0.47
µF
C
CDT
=0.1
µF
C
CDT
=0.1
µF
C
CDT
=0.1
µF
C
COVT
=0.1
µF
−
FET gate capacitor
=2000 pF
0.5
0.5
0.5
20
20
20
10
2
100
2.0
−
−300
−300
−300
−
0.20
0.20
0.40
0.40
V
CC
x 0.8
−
Operating voltage
Operating voltage between VCC and
V
DSOP
−
VSS
*4
Current consumption
Current consumption (during normal
I
OPE
V1=V2=V3=3.5 V
operation)
Current consumption for cell 1
I
CELL1
V1=V2=V3=3.5 V
Current consumption for cell 2
I
CELL2
V1=V2=V3=3.5 V
Current consumption for cell 3
I
CELL3
V1=V2=V3=3.5 V
Current consumption at power down
I
PDN
V1=V2=V3=1.5 V
Internal resistance with 0V battery charging function type
Resistance between VCC and VMP
R
VCM
V1=V2=V3=3.5 V
Resistance between VSS and VMP
R
VSM
V1=V2=V3=1.5 V
Internal resistance without 0V battery charging function type.
Resistance between VCC and VMP
R
VCM
V1=V2=V3=3.5 V
Resistance between VSS and VMP
R
VSM
V1=V2=V3=1.5 V
Input voltage
CTL"H" Input voltage
V
CTL(H)
−
CTL"L" Input voltage
V
CTL(L)
−
−
3
3
3
3
3
3
3
3
3
1
1
5
Seiko Instruments Inc.