电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V124HSA10TYGI

产品描述Standard SRAM, 128KX8, 10ns, CMOS, PDSO32, 0.300 INCH, ROHS COMPLIANT, PLASTIC, SOJ-32
产品类别存储    存储   
文件大小116KB,共8页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT71V124HSA10TYGI概述

Standard SRAM, 128KX8, 10ns, CMOS, PDSO32, 0.300 INCH, ROHS COMPLIANT, PLASTIC, SOJ-32

IDT71V124HSA10TYGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOJ
包装说明0.300 INCH, ROHS COMPLIANT, PLASTIC, SOJ-32
针数32
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间10 ns
其他特性ALSO OPERATES WITH 3V TO 3.6 V SUPPLY
JESD-30 代码R-PDSO-J32
JESD-609代码e3
长度20.955 mm
内存密度1048576 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量32
字数131072 words
字数代码128000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX8
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度3.7592 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.15 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.62 mm

文档预览

下载PDF文档
3.3V CMOS Static RAM
1 Meg (128K x 8-Bit)
Center Power &
Ground Pinout
IDT71V124SA/HSA
Features
128K x 8 advanced high-speed CMOS static RAM
JEDEC revolutionary pinout (center power/GND) for
reduced noise
Equal access and cycle times
– Commercial: 10/12/15/20ns
– Industrial: 10/12/15/20ns
One Chip Select plus one Output Enable pin
Inputs and outputs are LVTTL-compatible
Single 3.3V supply
Low power consumption via chip deselect
Available in a 32-pin 300- and 400-mil Plastic SOJ, and
32-pin Type II TSOP packages.
Description
The IDT71V124 is a 1,048,576-bit high-speed static RAM organized
as 128K x 8. It is fabricated using IDT’s high-performance, high-reliability
CMOS technology. This state-of-the-art technology, combined with inno-
vative circuit design techniques, provides a cost-effective solution for high-
speed memory needs. The JEDEC center power/GND pinout reduces
noise generation and improves system performance.
The IDT71V124 has an output enable pin which operates as fast as
5ns, with address access times as fast as 9ns available. All bidirec-
tional inputs and outputs of the IDT71V124 are LVTTL-compatible and
operation is from a single 3.3V supply. Fully static asynchronous
circuitry is used; no clocks or refreshes are required for operation.
Functional Block Diagram
A
0
A
16
ADDRESS
DECODER
1,048,576-BIT
MEMORY ARRAY
I/O
0
- I/O
7
8
I/O CONTROL
8
.
8
WE
OE
CS
CONTROL
LOGIC
3873 drw 01
OCTOBER 2008
1
©2007- Integrated Device Technology, Inc.
DSC-3873/09

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2547  627  1470  1250  408  20  34  47  26  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved