电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531NB462M000DG

产品描述LVDS Output Clock Oscillator, 462MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531NB462M000DG概述

LVDS Output Clock Oscillator, 462MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NB462M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率462 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
一种微波相位测试的新方法‘
本文提出了一种微波相位测试的新方法,这种方法只需一只魔T,一只可变移相器和一只功率检测器。它具有简单、准确等优点文章对这种测试方法与其它方法行了比较,并且对测进试精度进行了分析。实 ......
JasonYoo 测试/测量
Quartus "Downloading ELF Process failed"
这两天在玩 Altera 的 Qsys, Eclipse, 板子是良子USB FPGA板 FPGA EP4CE10F256C8(EP4CE10F17C8) 有出现 "Downloading ELF Process failed", 错误。 ...
5525 FPGA/CPLD
LIS2DH12 ultra low-power high performance 3-axes femto accelerometer 资料
LIS2DH12MEMS digital output motion sensor: ultra low-power high performance 3-axes femto accelerometer269178The LIS2DH12 is an ultra-low-power high-performance three-axis linear ac ......
littleshrimp MEMS传感器
出租车多功能计价器
谁有出租车多功能计价器中的报警功能如何设计源程序?急用啊!!!...
tanrun 单片机
各位在电子大赛过后是否有遗憾的事?
本帖最后由 paulhyde 于 2014-9-15 08:53 编辑 问了一个师兄,他参加过一次全国电子设计大赛,但是由于输出射极跟随器没有做好,没有到省三等 大家是否有类似的遗憾? ...
小瑞 电子竞赛
MSP430F2012开发
C语言想要读出3中delay 时间该怎么做...
hy1022 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1439  1542  2551  1972  1553  52  50  54  56  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved