MATRA MHS
HM 65787
64 K
×
1 High Speed CMOS SRAM
Introduction
The HM 65787 is a high speed CMOS static RAM
organized as 65536
×
1 bit. It is manufactured using
MHS’s high performance CMOS technology.
Access times as fast as 15 ns are available with maximum
power consumption of only 495 mW.
The HM 65787 features fully static operation requiring no
external clocks or timing strobes. The automatic
power-down feature reduces the power consumption by
60 % when the circuit is deselected.
Easy memory expansion is provided by an active low chip
select (CS) and three state drivers.
All inputs and outputs of the HM 65787 are TTL
compatible and operate from single 5V supply thus
simplifying system design.
The HM 65787 is processed following the test methods of
MIL STD 883.
Features
D
Fast access time
Commercial : 15/20/25/35/45 ns
Industrial military : 20/25/35/45/55 ns
D
Low power consumption
Active : 320 mW (typ)
Standby : 75 mW (typ)
D
Wide temperature range :
–55°C to + 125°C
D
D
D
D
300 mils width package
TTL compatible inputs and outputs
Asynchronous
Capable of withstanding greater than 2000 V electrostatic
discharge
D
Single 5 volt supply
Interface
Block Diagram
Rev. C (16/12/94)
1
HM 65787
Pin Configuration
Plastic 300 mils, 22 pins, DIL
Ceramic 300 mils, 22 pins, DIL
SOIC & SOJ 300 mils, 24 pins
MATRA MHS
Pinout DIL 22 pins (top view)
Pinout SOIC/SOJ 24 pins
Pinout LCC 22 pins (top view)
Logic Symbol
Pin Names
A
0
–A
15
: Address inputs
Din
Dout
CS
: Input
: Output
: Chip Select
W
Vcc
GND
: Write enable
: Power
: Ground
Truth Table
CS
H
L
L
W
X
H
L
DATA–IN
Z
Z
Valid
DATA–OUT
Z
Valid
Z
MODE
Deselect
Read
Write
L = Low – H = High, X = H or L, Z = High impedance.
2
Rev. C (16/12/94)
MATRA MHS
HM 65787
Electrical Characteristics
Absolute Maximum Ratings
Supply voltage to GND potential : . . . . . . . . . . . . . . . –0.5 V to +7.0 V
DC input voltage : . . . . . . . . . . . . . . . . . . . . . . . . . . . –3.0 V to +7.0 V
DC output voltage in high Z state : . . . . . . . . . . . . . . –0.5 V to +7.0 V
Storage temperature : . . . . . . . . . . . . . . . . . . . . . . . . –65°C to +150°C
Output current into outputs (low) : . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Electro Static Discharge Voltage . . . . . . . . . . . . . . . . . . . . . . > 2000 V
(MIL STD 883C METHOD 3015-2)
Operating Range
OPERATING VOLTAGE
Military
Industrial
Commercial
(– 2)
(– 9)
(– 5)
5 V
±
10 %
5 V
±
10 %
5 V
±
10 %
OPERATING TEMPERATURE
– 55_C to + 125_C
– 40_C to + 85_C
0_C to + 70_C
Recommended DC Operating Conditions
PARAMETER
Vcc
Gnd
VIL
VIH
DESCRIPTION
Supply Voltage
Ground
Input low voltage
Input high voltage
MINIMUM
4.5
0.0
– 3.0
2.2
TYPICAL
5.0
0.0
0.0
–
MAXIMUM
5.5
0.0
0.8
5.5
UNIT
V
V
V
V
Capacitance
PARAMETER
Cin
Cout
Note :
(1)
(1)
DESCRIPTION
Input capacitance
Output capacitance
MINIMUM
–
–
TYPICAL
–
–
MAXIMUM
5
7
UNIT
pF
pF
1. TA = 25°C, f = 1 MHz, Vcc = 5.0 V. These parameters are not 100 % tested.
DC Parameters
PARAMETER
IIX
IOZ
IOS
VOL
VOH
Note :
2.
3.
4.
5.
(3)
(3)
(4)
(5)
(2)
DESCRIPTION
Input leakage current
Output leakage current
Output short circuit current
Output low voltage
Output high voltage
MINIMUM
– 10.0
– 10.0
–
–
2.4
TYPICAL
–
–
–
–
–
MAXIMUM
10.0
10.0
– 350.0
0.4
–
UNIT
µA
µA
mA
V
V
Gnd < Vin < Vcc, Gnd < Vout < Vcc Output disabled.
Vcc = max, Vout = Gnd, duration of the short circuit should not exceed 30 seconds.
Vcc min, IOL = 12.0 mA (commercial) 8.0 mA (military).
Vcc min, IOH = –4.0 mA.
Rev. C (16/12/94)
3
HM 65787
Consumption for Commercial (–5) Specification
SYMBOL
ICCSB
ICCSB1
ICCOP
(6)
(7)
(8)
MATRA MHS
PARAMETER
Standby supply current
Standby supply current
Dynamic operating current
65787
E–5
40
20
90
65787
F–5
40
20
80
65787
H–5
30
20
80
65787
K–5
30
20
80
65787
M–5
30
20
80
UNIT
mA
mA
mA
VALUE
max
max
max
Consumption for Industrial (–9) and Military (–2) Specification
SYMBOL
ICCSB
ICCSB1
ICCOP
Note :
(6)
(7)
(8)
PARAMETER
Standby supply current
Standby supply current
Dynamic operating current
65787
F–9/–2
40
20
90
65787
H–9/–2
40
20
80
65787
K–9/–2
30
20
80
65787
M–9/2
30
20
80
65787
N–9/–2
30
20
80
UNIT
mA
mA
mA
VALUE
max
max
max
6. CS
≥
VIH min duty cycle = 100 %, a pull-up resistor to Vcc on the CS input is required to keep the device deselected during Vcc
power-up otherwise ICCSB will exceed values given above.
7. CS = Vcc – 0.3 V Iout = 0 mA.
8. Vcc max, Output current = 0 mA, f = max, Vin = Vcc or Gnd.
AC Parameters
AC Conditions
Input pulse levels : . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Gnd to 3.0 V
Input rise : . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 ns
Input timing reference levels : . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.5 V
Output loading IOL/IOH
(see figure 1a)
: . . . . . . . . . . . . . . . . . +30 pF
AC Test Loads and Waveforms
Figure 1
a
Figure 1 b
Figure 2
4
Rev. C (16/12/94)
MATRA MHS
Write Cycle : Commercial (–5) Specification
SYMBOL
TAVAV
TAVWL
TAVWH
TDVWH
TELWH
TWLQZ(8)
TWLWH
TWHAX
TWHDX
TWHQX
(8)
HM 65787
PARAMETER
65787
E–5
15
0
12
10
12
7
12
0
0
5
65787
F–5
20
0
15
10
15
7
15
0
0
5
65787
H–5
20
0
20
10
20
7
15
0
0
5
65787
K–5
25
0
25
15
25
10
20
0
0
5
65787
M–5
40
0
30
15
30
15
20
0
0
5
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
VALUE
min
min
min
min
min
max
min
min
min
min
Write cycle time
Address set–up time
Address valid to end of write
Data set–up time
CS low to write end
Write low to high Z
Write pulse width
Address hold from end of write
Data hold time
Write high to low Z
Write Cycle : Industrial (–9) and Military (–2) Specification
SYMBOL
TAVAV
TAVWL
TAVWH
TDVWH
TELWH
TWLQZ(8)
TWLWH
TWHAX
TWHDX
TWHQX
Note :
(8)
PARAMETER
Write cycle time
Address set–up time
Address valid to end of write
Data set–up time
CS low to write end
Write low to high Z
Write pulse width
Address hold from end of write
Data hold time
Write high to low Z
65787
F–9/–2
20
0
15
10
15
7
15
0
0
5
65787
H–9/–2
20
0
20
10
20
7
15
0
0
5
65787
K–9/–2
25
0
25
15
25
10
20
0
0
5
65787
M–9/–2
40
0
30
15
30
15
20
0
0
5
65787
N–9/–2
50
0
40
20
40
15
25
0
0
5
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
VALUE
min
min
min
min
min
max
min
min
min
min
8. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.
Rev. C (16/12/94)
5