电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MAX5864ETM-D

产品描述Codec, 2-Channel, CMOS, PQCC48
产品类别无线/射频/通信    电信电路   
文件大小2MB,共26页
制造商Maxim(美信半导体)
官网地址https://www.maximintegrated.com/en.html
下载文档 详细参数 选型对比 全文预览

MAX5864ETM-D概述

Codec, 2-Channel, CMOS, PQCC48

MAX5864ETM-D规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Maxim(美信半导体)
Reach Compliance Codenot_compliant
模拟输入最大值1.5 V
输入类型DIFFERENTIAL
JESD-30 代码S-PQCC-N48
JESD-609代码e0
湿度敏感等级1
信道数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出VOLTAGE
输出代码OFFSET BINARY
最大输出电压3 V
封装主体材料PLASTIC/EPOXY
封装代码QCCN
封装等效代码LCC48,.27SQ,20
封装形状SQUARE
封装形式CHIP CARRIER
电源1.8,3.3 V
认证状态Not Qualified
分辨率8 µm
最大压摆率16.5 mA
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD

文档预览

下载PDF文档
19-2915; Rev 1; 10/03
KIT
ATION
EVALU
E
BL
AVAILA
Ultra-Low-Power, High-Dynamic-
Performance, 22Msps Analog Front End
General Description
Features
o
Integrated Dual 8-Bit ADCs and Dual 10-Bit DACs
o
Ultra-Low Power
42mW at f
CLK
= 22MHz (Transceiver Mode)
34mW at f
CLK
= 15.36MHz (Transceiver Mode)
Low-Current Idle and Shutdown Modes
o
Excellent Dynamic Performance
48.5dB SINAD at f
IN
= 5.5MHz (ADC)
71.7dB SFDR at f
OUT
= 2.2MHz (DAC)
o
Excellent Gain/Phase Match
±0.1°
Phase,
±0.03dB
Gain at f
IN
= 5.5MHz (ADC)
o
Internal/External Reference Option
o
+1.8V to +3.3V Digital Output Level (TTL/CMOS
Compatible)
o
Multiplexed Parallel Digital Input/Output for
ADCs/DACs
o
Miniature 48-Pin Thin QFN Package (7mm
7mm)
o
Evaluation Kit Available (Order MAX5865EVKIT)
MAX5864
The MAX5864 ultra-low-power, highly integrated analog
front end is ideal for portable communication equipment
such as handsets, PDAs, WLAN, and 3G wireless termi-
nals. The MAX5864 integrates dual 8-bit receive ADCs
and dual 10-bit transmit DACs while providing the high-
est dynamic performance at ultra-low power. The ADCs’
analog I-Q input amplifiers are fully differential and
accept 1V
P-P
full-scale signals. Typical I-Q channel
phase matching is
±0.1°
and amplitude matching is
±0.03dB.
The ADCs feature 48.5dB SINAD and 69dBc
spurious-free dynamic range (SFDR) at f
IN
= 5.5MHz and
f
CLK
= 22Msps. The DACs’ analog I-Q outputs are fully
differential with
±400mV
full-scale output, and 1.4V com-
mon-mode level. Typical I-Q channel phase match is
±0.15°
and amplitude match is
±0.05dB.
The DACs also
feature dual 10-bit resolution with 71.7dBc SFDR, and
57dB SNR at f
OUT
= 2.2MHz and f
CLK
= 22MHz.
The ADCs and DACs operate simultaneously or indepen-
dently for frequency-division duplex (FDD) and time-divi-
sion duplex (TDD) modes. A 3-wire serial interface
controls power-down and transceiver modes of opera-
tion. The typical operating power is 42mW at f
CLK
=
22Msps with the ADCs and DACs operating simultane-
ously in transceiver mode. The MAX5864 features an
internal 1.024V voltage reference that is stable over the
entire operating power-supply range and temperature
range. The MAX5864 operates on a +2.7V to +3.3V ana-
log power supply and a +1.8V to +3.3V digital I/O power
supply for logic compatibility. The quiescent current is
5.6mA in idle mode and 1µA in shutdown mode. The
MAX5864 is specified for the extended (-40°C to +85°C)
temperature range and is available in a 48-pin thin QFN
package.
Functional Diagram
IA+
IA-
QA+
QA-
ADC
ADC
OUTPUT
MUX
ADC
CLK
DA0–DA7
Applications
Narrowband/Wideband CDMA Handsets
and PDAs
Fixed/Mobile Broadband Wireless Modems
3G Wireless Terminals
ID+
ID-
QD+
DAC
DAC
INPUT
MUX
DAC
DD0–DD9
Ordering Information
PART
MAX5864ETM
MAX5864E/D
TEMP RANGE
-40°C to +85°C
-40°C to +85°C
PIN-PACKAGE
48 Thin QFN-EP*
(7mm x 7mm)
Dice**
QD-
REFP
COM
REFN
REFIN
REF AND
BIAS
SERIAL
INTERFACE
AND SYSTEM
CONTROL
DIN
SCLK
CS
*EP
= Exposed paddle.
**Contact
factory for dice specifications.
Pin Configuration appears at end of data sheet.
MAX5864
________________________________________________________________
Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.

MAX5864ETM-D相似产品对比

MAX5864ETM-D MAX5864ETM+TD MAX5864ETM+D MAX5864ETM-TD
描述 Codec, 2-Channel, CMOS, PQCC48 Codec, 2-Channel, CMOS, PQCC48 Codec, 2-Channel, CMOS, PQCC48 Codec, 2-Channel, CMOS, PQCC48
是否Rohs认证 不符合 符合 符合 不符合
厂商名称 Maxim(美信半导体) Maxim(美信半导体) Maxim(美信半导体) Maxim(美信半导体)
Reach Compliance Code not_compliant compliant compliant not_compliant
模拟输入最大值 1.5 V 1.5 V 1.5 V 1.5 V
输入类型 DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 S-PQCC-N48 S-PQCC-N48 S-PQCC-N48 S-PQCC-N48
JESD-609代码 e0 e3 e3 e0
信道数量 2 2 2 2
端子数量 48 48 48 48
最高工作温度 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C
输出 VOLTAGE VOLTAGE VOLTAGE VOLTAGE
输出代码 OFFSET BINARY OFFSET BINARY OFFSET BINARY OFFSET BINARY
最大输出电压 3 V 3 V 3 V 3 V
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCN QCCN QCCN QCCN
封装等效代码 LCC48,.27SQ,20 LCC48,.27SQ,20 LCC48,.27SQ,20 LCC48,.27SQ,20
封装形状 SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER
电源 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V 1.8,3.3 V
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
分辨率 8 µm 8 µm 8 µm 8 µm
最大压摆率 16.5 mA 16.5 mA 16.5 mA 16.5 mA
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn85Pb15) Matte Tin (Sn) Matte Tin (Sn) Tin/Lead (Sn/Pb)
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 979  2834  2454  1035  442  1  45  30  16  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved