电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24C44SA-TE13

产品描述16X16 NON-VOLATILE SRAM, 375ns, PDSO8, SOIC-8
产品类别存储    存储   
文件大小57KB,共9页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 全文预览

CAT24C44SA-TE13概述

16X16 NON-VOLATILE SRAM, 375ns, PDSO8, SOIC-8

CAT24C44SA-TE13规格参数

参数名称属性值
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codeunknow
ECCN代码EAR99
最长访问时间375 ns
其他特性10 YEAR DATA RETENTION; LOW POWER STANDBY MODE
JESD-30 代码R-PDSO-G8
JESD-609代码e0
长度4.9 mm
内存密度256 bi
内存集成电路类型NON-VOLATILE SRAM
内存宽度16
功能数量1
端子数量8
字数16 words
字数代码16
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织16X16
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
Base Number Matches1

文档预览

下载PDF文档
CAT24C44
256-Bit Serial Nonvolatile CMOS Static RAM
FEATURES
s
Single 5V Supply
s
Infinite EEPROM to RAM Recall
s
CMOS and TTL Compatible I/O
s
Low CMOS Power Consumption:
s
JEDEC Standard Pinouts:
–8-lead DIP
–8-lead SOIC
s
100,000 Program/Erase Cycles (EEPROM)
s
Auto Recall on Power-up
s
Commercial, Industrial and Automotive
–Active: 3mA Max.
–Standby: 30
µ
A Max.
s
Power Up/Down Protection
s
10 Year Data Retention
Temperature Ranges
DESCRIPTION
The CAT24C44 Serial NVRAM is a 256-bit nonvolatile
memory organized as 16 words x 16 bits. The high
speed Static RAM array is bit for bit backed up by a
nonvolatile EEPROM array which allows for easy trans-
fer of data from RAM array to EEPROM (STORE) and
from EEPROM to RAM (RECALL). STORE operations
are completed in 10ms max. and RECALL operations
typically within 1.5µs. The CAT24C44 features unlim-
ited RAM write operations either through external RAM
writes or internal recalls from EEPROM. Internal false
store protection circuitry prohibits STORE operations
when V
CC
is less than 3.5V (typical) ensuring EEPROM
data integrity.
The CAT24C44 is manufactured using Catalyst’s ad-
vanced CMOS floating gate technology. It is designed to
endure 100,000 program/erase cycles (EEPROM) and
has a data retention of 10 years. The device is available
in JEDEC approved 8-lead plastic DIP and SOIC
packages.
PIN CONFIGURATION
DIP Package (L)
CE
SK
DI
DO
1
2
3
4
8
7
6
5
PIN FUNCTIONS
Pin Name
SOIC Package ( V)
1
2
3
4
8
7
6
5
VCC
STORE
RECALL
VSS
Function
Serial Clock
Serial Input
Serial Data Output
Chip Enable
Recall
Store
+5V
Ground
SK
DI
DO
CE
RECALL
STORE
V
CC
V
SS
VCC
CE
STORE SK
RECALL DI
VSS
DO
© 2008 SCILLC. All rights reserved.
Characteristics subject to change without notice
1
Doc. No. MD-1083, Rev. T

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 909  2103  2821  892  2840  25  44  32  39  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved