电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V35761SA166BGG

产品描述Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, GREEN, BGA-119
产品类别存储    存储   
文件大小324KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V35761SA166BGG概述

Cache SRAM, 128KX36, 3.5ns, CMOS, PBGA119, GREEN, BGA-119

IDT71V35761SA166BGG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm

文档预览

下载PDF文档
128K x 36
IDT71V35761YS/S
3.3V Synchronous SRAMs
IDT71V35761YSA/SA
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761 are high-speed SRAMs organized as
128K x 36. The IDT71V35761 SRAMs contain write, data, address and
control registers. Internal logic allows the SRAM to generate a self-timed
write based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5301 tbl 01
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-5301/05
越来越受不了万利
我搞不懂ST为什么找万利这种货色的公司做代理。早就耳闻万利技术支持垃圾,没想到这么垃圾。今天咨询某工一个问题,我仔细和他叙述一遍,结果他说没有听懂我在说什么。我当时捏一把汗,难 ......
ysxp stm32/stm8
M4的板子确实便宜,但怎么买啊
昨晚收到TI邮件提醒,有机会4.99美元买到M4板子,但是,怎么买?海淘么?好麻烦哦 本帖最后由 shower.xu 于 2012-8-23 09:24 编辑 ]...
shower.xu 微控制器 MCU
对LDO不了解,这个资料请收下!
电源管理是电子系统中的的一个基本模块。智能手机、电脑和我们所熟知的绝大多数电子产品都需要这个模块去实现本身的功能。随着人们对电子产品便携性的追求,计算能力的增长,以及传感器的多 ......
qwqwqw2088 模拟与混合信号
MicroPython 支持在 RT-Thread 3.0 上运行了
近期将 MicroPython 1.9.3 移植到了 RT-Thread 上,并提供 RT-Thread 软件包 ( https://github.com/armink-rtt-pkgs/micropython ),只要是 RT-Thread 支持的 BSP 板子都可以运行 MicroPyth ......
armink MicroPython开源版块
lwIP的TCP client在资料接收问题?
lwIP的TCP client在资料接收问题?lwIP的TCP client在资料接收问题? ...
coolhe 微控制器 MCU
数模芯片 WM8766 PDF哪位能看懂 帮忙
数模芯片 WM8766 PDF哪位能看懂 因为遥控器坏了 5声道 变 3声道 中置 左右不响 查到数模芯片 WM8766 (24 25 26 脚 即是中置 左右声道)没有音频输出,但是有2.5V电压输出 哪位大师傅能看懂PDF ......
ARJIN2018 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 309  468  2538  2639  99  27  45  33  59  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved