电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3559SA85BGI8

产品描述ZBT SRAM, 256KX18, 8.5ns, CMOS, PBGA119
产品类别存储    存储   
文件大小527KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDT71V3559SA85BGI8概述

ZBT SRAM, 256KX18, 8.5ns, CMOS, PBGA119

IDT71V3559SA85BGI8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
最长访问时间8.5 ns
最大时钟频率 (fCLK)90 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.045 A
最小待机电流3.14 V
最大压摆率0.235 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter,
Flow-Through Outputs
x
x
IDT71V3557S
IDT71V3559S
IDT71V3557SA
IDT71V3559SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates
the need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V (±5%) I/O Supply (V
DDQ
)
Optional Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array (fBGA)
x
x
x
x
x
x
x
x
x
Description
The IDT71V3557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36/256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V3557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three is not asserted
when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will
be completed. The data bus will tri-state one cycle after chip is de-
selected or a write is initiated.
The IDT71V3557/59 have an on-chip burst counter. In the burst
mode, the IDT71V3557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V3557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5282 tbl 01
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
1
, CE
2
,
CE
2
OE
R/
W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/
LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
1
©2004 Integrated Device Technology, Inc.
OCTOBER 2004
DSC-5282/07

IDT71V3559SA85BGI8相似产品对比

IDT71V3559SA85BGI8 IDT71V3559SA80BGI8
描述 ZBT SRAM, 256KX18, 8.5ns, CMOS, PBGA119 ZBT SRAM, 256KX18, 8ns, CMOS, PBGA119
是否Rohs认证 不符合 不符合
Reach Compliance Code not_compliant not_compliant
最长访问时间 8.5 ns 8 ns
最大时钟频率 (fCLK) 90 MHz 95 MHz
I/O 类型 COMMON COMMON
JESD-30 代码 R-PBGA-B119 R-PBGA-B119
JESD-609代码 e0 e0
内存密度 4718592 bit 4718592 bit
内存集成电路类型 ZBT SRAM ZBT SRAM
内存宽度 18 18
湿度敏感等级 3 3
端子数量 119 119
字数 262144 words 262144 words
字数代码 256000 256000
工作模式 SYNCHRONOUS SYNCHRONOUS
最高工作温度 85 °C 85 °C
最低工作温度 -40 °C -40 °C
组织 256KX18 256KX18
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA
封装等效代码 BGA119,7X17,50 BGA119,7X17,50
封装形状 RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY GRID ARRAY
并行/串行 PARALLEL PARALLEL
电源 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified
最大待机电流 0.045 A 0.045 A
最小待机电流 3.14 V 3.14 V
最大压摆率 0.235 mA 0.26 mA
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL
端子面层 Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL
端子节距 1.27 mm 1.27 mm
端子位置 BOTTOM BOTTOM
SS14 SS24 SS34肖特基二极管之间有什么区别及和普通二极管之间区别及正负极判别
SS14 SS24 SS34之间有什么区别?SS14、SS24、SS34之间唯一的区别就是最大正向整流电流不同,SS14为1A,SS24为2A,SS34为3A。这三个型号的具体参数如下:SS14:最大反向峰值电压VRRM=40V、最大正 ......
bqgup 创意市集
proteus中文教程
proteus中文教程...
fengxin 电子竞赛
如何采用蓝牙4.2实现物联网
在许多无线物联网设备中,如可穿戴电子设备和电池供电或自供电传感器,将功耗保持在最低水平至关重要。物联网的一些最重要的应用包括智能家居,远程医疗保健,消费者零售,环境监控和商业资 ......
Jacktang 无线连接
电子测量仪器原理与使用
内容简介: 本书系统地阐述了各种电子测量仪器的工作原理与使用。内容包括:基础知识、测量用信号发生器、电子电压表、电子示波器、电子计数器、元件参数测试仪、晶体管特性图示仪、数字集成电路 ......
心仪 测试/测量
什么是CAN的总流量?
大家好: 初用CAN总线来联接一个设备,它要求CAN总线上的流量不能超过60%!!请问大侠们,这个CAN总线的流量是怎么算的? 要怎样才能控制这个流量?谢谢大家的帮忙和关注。...
邱飞 嵌入式系统
CCS中SWITCH编程奇怪问题
开发板为SEED-DEC643,CCS版本为V2.20.18,程序框架为 void tskmeasure(){ while(1){ switch(MeasureStatus){ case a: switch(MeasureStatusA){ ......
maker DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2331  1695  456  966  1871  26  50  48  31  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved