电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V251L10JG8

产品描述FIFO, 8KX9, 6.5ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小278KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V251L10JG8概述

FIFO, 8KX9, 6.5ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

IDT72V251L10JG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明QCCJ,
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间6.5 ns
周期时间10 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.9954 mm
内存密度73728 bit
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度3.55 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.4554 mm

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
msp430g2412比较器的问题?
你好,我用msp430g2412的 P1.5(CA5)输入一个电压, P1.0(CA0)为输入的参考电压2.5v,比较它们的大小。但是不管P1.5的电压怎样变化,CAOUT都没有变化呢?这是怎么回事。 void main(void) { ......
chenjian 微控制器 MCU
谁用padslogic,我要问问题
来自EEWORLD合作群:arm linux fpga 嵌入0(49900581) 群主:wangkj 我用着用着菜单变了,不知道进入什么模式了,连new都没有 46677...
IC_深圳_断尾猫 PCB设计
电路识图14-功率放大电路识图
功率放大电路包括甲、乙类功率放大器,OTL功率放大器,BTL功率放大器。熟悉这些放大器的功能和构成,并且掌握它们的工作原理,是整机电路识图的基础。一、甲、乙类功率放大器识图根据功率放大器 ......
tiankai001 综合技术交流
EE_FPGA V1.0 器件列表和参考价格
这段时间在派送EE_FPGA V1.0 的pcb板 下面我列了一下器件列表 和 参考价格。 供大家参考一下 55322...
chenzhufly FPGA/CPLD
单片机声控电路图
25055...
xubifei2008 单片机
看MPLAB® Harmony集成软件框架之学习篇,你来评论我送礼!
看MPLAB® Harmony集成软件框架之学习篇,你来评论我送礼!活动开始啦~~~:loveliness: 【活动时间】 即日起——2016年12月31日 【活动详情】 https://www.eeworld.com.cn/huodong/MPL ......
EEWORLD社区 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2503  1379  2344  1772  2381  51  28  48  36  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved