电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V245L15PFG

产品描述FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64
产品类别存储    存储   
文件大小248KB,共25页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72V245L15PFG概述

FIFO, 4KX18, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, TQFP-64

IDT72V245L15PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明QFP,
针数64
Reach Compliance Codecompliant
ECCN代码EAR99

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72V205, IDT72V215,
IDT72V225, IDT72V235,
IDT72V245
FEATURES:
256 x 18-bit organization array (IDT72V205)
512 x 18-bit organization array (IDT72V215)
1,024 x 18-bit organization array (IDT72V225)
2,048 x 18-bit organization array (IDT72V235)
4,096 x 18-bit organization array (IDT72V245)
10 ns read/write cycle time
5V input tolerant
IDT Standard or First Word Fall Through timing
Single or double register-buffered Empty and Full flags
Easily expandable in depth and width
Asynchronous or coincident Read and Write Clocks
Asynchronous or synchronous programmable Almost-Empty
and Almost-Full flags with default settings
Half-Full flag capability
Output enable puts output data bus in high-impedanc state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V205/72V215/72V225/72V235/72V245 are functionally com-
patible versions of the IDT72205LB/72215LB/72225LB/72235LB/72245LB,
designed to run off a 3.3V supply for exceptionally low power consumption.
These devices are very high-speed, low-power First-In, First-Out (FIFO)
memories with clocked read and write controls. These FIFOs are applicable
for a wide variety of data buffering needs, such as optical disk controllers, Local
Area Networks (LANs), and interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The Read Clock(RCLK) can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual-clock operation.
An Output Enable pin (OE) is provided on the read port for three-state control
of the output.
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D0-D17
LD
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF/(WXO)
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
WRITE POINTER
FL
WXI
(HF)/WXO
RXI
RXO
RS
READ POINTER
READ CONTROL
LOGIC
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
OE
Q0-Q17
RCLK
REN
4294 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2006
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2006
DSC-4294/5
求一个编程方向的思路
问题很简单,给定一个变量a,将其赋予8位值b,要求先将a顺序颠倒(比如说是12345678,变成87654321)再赋予b,怎么做?...
范小川 聊聊、笑笑、闹闹
鸿蒙开发板Neptune (四) —— 源码编译1
鸿蒙开发板Neptune (四) —— 源码编辑与编译1 经过两三周终于能更新了,期间的起起落落,一一道来。 选择工程所在的目录: 点击“导入”,然后选择相 ......
wxd123com Linux开发
SAMD21时钟紊乱
最近在玩这块板子,时钟方面参考了版主的程序。SystemInit之后,配置GCLK1时钟给I2S用,发现系统时钟就从48M回到了8M,百思不得其解。后来仔细看了看GCLK的说明,在系统时钟初始化之前,将APB中 ......
289811230 Microchip MCU
整理的关于51操作系统的东西
51上跑操作系统听起来就觉得很过瘾,目前还在学习学习中~~~ 终极目标是自己能写一个10任务的os~~妄想中。。。 用到定时器中断,得解决重入等问题~如果有做过的帮忙指导一下!...
mxdaiyi 51单片机
W5500服务器程序的问题
我下载了正点原子W5500服务器程序,改成自己的硬件配置,可以正常发送数据了。 可是断开重连就连不上了。 请问高手,应该怎么改呢?谢谢! ...
chenbingjy stm32/stm8
【 ST NUCLEO-G071RB测评】AM2302_PDC401
本次实验使用的NUCLEO-G071RB开发板由https://www.stmcu.com.cn/index.p ... /261/layout/product提供,更多相关资讯请进入查询。本次实验采用AM2302温、湿度传感器对室内温、湿度进行检 ......
lising stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1421  53  1199  1445  367  29  38  56  2  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved