电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28C512H14A-15T

产品描述EEPROM, 64KX8, 150ns, Parallel, CMOS, PDSO40, 10 X 14 MM, LEAD AND HALOGEN FREE, TSOP-40
产品类别存储    存储   
文件大小526KB,共12页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准
下载文档 详细参数 全文预览

CAT28C512H14A-15T概述

EEPROM, 64KX8, 150ns, Parallel, CMOS, PDSO40, 10 X 14 MM, LEAD AND HALOGEN FREE, TSOP-40

CAT28C512H14A-15T规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Catalyst
零件包装代码TSOP
包装说明TSOP1,
针数40
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间150 ns
JESD-30 代码R-PDSO-G40
JESD-609代码e3
长度12.4 mm
内存密度524288 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量40
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织64KX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP1
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
编程电压5 V
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度10 mm
最长写入周期时间 (tWC)5 ms

文档预览

下载PDF文档
CAT28C512/513
512K-Bit CMOS PARALLEL EEPROM
FEATURES
Fast Read Access Times: 120/150 ns
Low Power CMOS Dissipation:
Automatic Page Write Operation:
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
–Active: 50 mA Max.
–Standby: 200
µ
A Max.
Simple Write Operation:
–1 to 128 Bytes in 5ms
–Page Load Timer
End of Write Detection:
–On-Chip Address and Data Latches
–Self-Timed Write Cycle with Auto-Clear
Fast Write Cycle Time:
–Toggle Bit
–DATA Polling
DATA
Hardware and Software Write Protection
100,000 Program/Erase Cycles
100 Year Data Retention
Commercial, Industrial and Automotive
–5ms Max
CMOS and TTL Compatible I/O
Temperature Ranges
DESCRIPTION
The CAT28C512/513 is a fast,low power, 5V-only CMOS
parallel EEPROM organized as 64K x 8-bits. It requires
a simple interface for in-system programming. On-chip
address and data latches, self-timed write cycle with
auto-clear and V
CC
power up/down write protection
eliminate additional timing and protection hardware.
DATA
Polling and Toggle status bits signal the start and
end of the self-timed write cycle. Additionally, the
CAT28C512/513 features hardware and software write
protection.
The CAT28C512/513 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 100 years. The device is available in JEDEC
approved 32-pin DIP, PLCC, 32-pin TSOP and 40-pin
TSOP packages.
BLOCK DIAGRAM
ADDR. BUFFER
& LATCHES
INADVERTENT
WRITE
PROTECTION
ROW
DECODER
65,536 x 8
EEPROM
ARRAY
128 BYTE PAGE
REGISTER
A7–A15
VCC
HIGH VOLTAGE
GENERATOR
CE
OE
WE
CONTROL
I/O BUFFERS
TIMER
DATA POLLING
AND
TOGGLE BIT
COLUMN
DECODER
I/O0–I/O7
A0–A6
ADDR. BUFFER
& LATCHES
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1007, Rev. E

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 879  2893  2720  867  602  3  11  18  59  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved