电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V281L20PFG

产品描述FIFO, 64KX9, 12ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64
产品类别存储    存储   
文件大小207KB,共26页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V281L20PFG概述

FIFO, 64KX9, 12ns, Synchronous, CMOS, PQFP64, PLASTIC, TQFP-64

72V281L20PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明PLASTIC, TQFP-64
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间12 ns
最大时钟频率 (fCLK)50 MHz
周期时间20 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度14 mm
内存密度589824 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP64,.63SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.055 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
65,536 x 9
131,072 x 9
FEATURES:
IDT72V281
IDT72V291
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72V281
65,536 x 9
IDT72V291
131,072 x 9
Pin-compatible with the IDT72V261/72V271 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial Temperature Range (-40°C to + 85°C) is available
Green parts available, see ordering information
The IDT72V281/72V291 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
65,536 x 9
131,072 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4513 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
JANUARY 2018
DSC-4513/5
谁有毛德操嵌入式系统?能共享下嘛
谁有毛德操嵌入式系统?能共享下嘛,,非常感谢!!!...
pipingtom 嵌入式系统
低成本可燃性气体泄漏报警器
本帖最后由 jameswangsynnex 于 2015-3-3 19:58 编辑 ...
探路者 消费电子
菜鸟学习笔记6---UART
LM3S8962有两个UART模块,UART0和UART1。模块图如下58432我们可以看到UART模块的寄存器主要包括五部分:1)控制/状态寄存器2)数据寄存器3)波特率寄存器4)中断控制寄存器5)标识寄存器(Identi ......
blackwc2006 微控制器 MCU
用于PCB连接电路板和FPC柔性印制电路板,使之实现机械和电气上的连接
用于PCB连接电路板和FPC柔性印制电路板,使之实现机械和电气上的连接 ...
a10991740 模拟电子
wince5.0 的arm pxa 的仿真器的制作
给我个详细过程?谢谢...
peter.zhang 嵌入式系统
NRF24L01的地址问题请教一下各位大神
我看到NRF的数据手册上有两个地址TX_ADDR和RX_ADDR_PX。TX是接收地址是指明发给谁的,RX是表明自身的地址,如果他俩相等就能完成一次通信。对不对?那么自动应答地址是什么,所有资料上都说自动 ......
今天下雨了 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 357  333  2568  2659  2050  57  9  49  48  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved