电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V231L15PFG

产品描述FIFO, 2KX9, 10ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32
产品类别存储    存储   
文件大小285KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V231L15PFG概述

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32

72V231L15PFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP, QFP32,.35SQ,32
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP32,.35SQ,32
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.005 A
最大压摆率0.02 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm

文档预览

下载PDF文档
3.3 VOLT CMOS SyncFIFO™
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
IDT72V201, IDT72V211
IDT72V221, IDT72V231
IDT72V241, IDT72V251
FEATURES:
256 x 9-bit organization IDT72V201
512 x 9-bit organization IDT72V211
1,024 x 9-bit organization IDT72V221
2,048 x 9-bit organization IDT72V231
4,096 x 9-bit organization IDT72V241
8,192 x 9-bit organization IDT72V251
10 ns read/write cycle time
5V input tolerant
Read and Write clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set to
any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output Enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin
plastic Thin Quad FlatPack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V201/72V211/72V221/72V231/72V241/72V251 SyncFIFOs™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. The architecture, functional operation and pin
assignments are identical to those of the IDT72201/72211/72221/72231/
72241/72251, but operate at a power supply voltage (Vcc) between 3.0V and
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-
bit memory array, respectively. These FIFOs are applicable for a wide variety
of data buffering needs such as graphics, local area networks and interprocessor
communication.
These FIFOs have 9-bit input and output ports. The input port is
controlled by a free-running clock (WCLK), and two Write Enable pins
(WEN1, WEN2). Data is written into the Synchronous FIFO on every
rising clock edge when the Write Enable pins are asserted. The output
port is controlled by another clock pin (RCLK) and two Read Enable pins
(REN1,
REN2).
The Read Clock can be tied to the Write Clock for single
clock operation or the two clocks can run asynchronous of one another
for dual-clock operation. An Output Enable pin (OE) is provided on the
read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the Load pin (LD).
These FIFOs are fabricated using high-speed submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
D
0
- D
8
LD
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
4092 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
AUGUST 2013
DSC-4092/6
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
2010年TI杯江苏赛区QQ交流群群号:100194463
本帖最后由 paulhyde 于 2014-9-15 09:01 编辑 2010年TI杯江苏赛区QQ交流群群号:100194463 2010年TI杯江苏赛区QQ交流群群号:100194463 2010年TI杯江苏赛区QQ交流群群号:100194463 2010年 ......
xueyunfei666 电子竞赛
PCB板设计工艺缺陷汇总
  一、加工层次定义不明确   单面板设计在TOP层,如不加说明正反做,也许制出来板子装上器件而不好焊接。   二、大面积铜箔距外框距离太近   大面积铜箔距外框应至少保 ......
ESD技术咨询 PCB设计
【TI明星产品限时购】+TI store快捷、可靠、省心!
要买TI的开发板,TI Store是不二选择,价格低,比其他供货商都有优势,交货周期最短,因为他是从美国直接发到客户手中,而有些供应商是先发到国内仓库,再进行分发。 而且经常会有免运费、打 ......
xscc TI技术论坛
430g2231做个温度计采集到的值怎么转换成温度
如题...
qq497181566 微控制器 MCU
关于fpga采样频率的问题
从发送版卡中循环发出1024*1024的数据,发送条件是当l = 1时发送一行,即当l = 1时发送1024个数据,然后l = 0,经过一个小的时间间隔,令l = 1,继续发送1024个数据,如此一直循环发送。发送版 ......
zhpzhs FPGA/CPLD
单片机资料
入门资料一起分享 本帖最后由 slstone 于 2008-11-30 21:08 编辑 ]...
slstone 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1420  163  2451  1255  2837  1  22  23  8  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved