电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-65144F2-570

产品描述Micro Peripheral IC
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小219KB,共24页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-65144F2-570概述

Micro Peripheral IC

BU-65144F2-570规格参数

参数名称属性值
厂商名称Data Device Corporation
Reach Compliance Codecompliant

文档预览

下载PDF文档
BU-65142 and BUS-65142 SERIES
MIL-STD-1553 DUAL REDUNDANT
REMOTE TERMINAL HYBRID
DESCRIPTION
The BUS-65142 Series is a com-
plete dual redundant MIL-STD-
1553 Remote Terminal Unit (RTU)
packaged in a small 1.9" x 2.1"
hybrid. The device is based upon
two DDC custom ICs, which
includes two monolithic bi-polar low
power transceivers and one CMOS
protocol containing data buffers
and timing control logic. It supports
all 13 mode codes for dual redun-
dant operation, any combinaion of
which can be illegalized.
Parallel data transfers are accom-
plished with a DMA type handshak-
ing, compatible with most CPU
types. Data transfers to/from mem-
ory are simplified by the latched
command word and word count out-
puts.
Error detection and recovery are
enhanced by BUS-65142 Series
special features. A 14-bit built-in-
test word register stores RTU infor-
mation, and sends it to the Bus
Controller in response to the Mode
Command Transmit Bit Word. The
BUS-65142 Series performs contin-
uous on-line wraparound self-test,
and provides four error flags to the
host CPU. Inputs are provided for
host CPU control of 6 bits of the
RTU Status Word.
Its small hermetic package, -55°C
to +125°C operating temperature
range, and complete RTU operation
make the BUS-65142 ideal for most
MIL-STD-1553 applications requir-
ing hardware or microprocessor
subsystems.
FEATURES
Complete Intergrated Remote
Terminal Including:
–Dual Low-Power Transceivers
–Complete RT Protocol
Direct Interface to Systems With
No Processor
Radiation Tolerant Version
Available
Space Qualified Version
Available
High Reliability Screening
Available
DATA
BUS A
TRANSCEIVER
ENCODER/
DECODER
BIT
PROCESSOR
BUFFER
DB0-DB15
BUF ENA
DTREQ
DTGRT
DTACK
DTSTR
R/W
WATCHDOG
TIMEOUT
TRANSFER
CONTROLS
DATA
BUS B
TRANSCEIVER
ENCODER/
DECODER
BIT
PROCESSOR
CURRENT
WORD
COUNTER
PROTOCOL
SEQUENCER
AND
CONTROL
LOGIC
M
U
X
A0-A4
A5-A10
DAT/CMD
ILL CMD (ME)
SS REQ
ADBC
RT FLAG
SS BUSY
SS FLAG
MESS ERR
RT FAIL
HS FAIL
RTADD ERR
NBGT
INCMD
BITEN
STATEN
GBR
COMMAND
LATCH
RT ADDRESS
+
PARITY
STATUS
REGISTER
16 MHz CLOCK
ERROR FLAGS
TIMING FLAGS
DDC CUSTOM CHIP
FIGURE 1. BUS-65142 SERIES BLOCK DIAGRAM
©
1988, 1999 Data Device Corporation
三大主流开源硬件PK: Arduino vs BeagleBone vs Raspberry Pi
这篇文章由Roger Meike撰写,并在发布于Digital Dinner上。文中对比了三款最流行的,也是最具代表意义的开源硬件平台Arduino Uno、BeagleBone和Raspberry Pi。Roger从性能以及可扩展性等方面对 ......
john_wang Linux开发
阻容降压原理
电容降压的工作原理并不复杂。他的工作原理是利用电容在一定的交流信号频率下产生的容抗来限制最大工作电流。例如,在50Hz的工频条件下,一个1uF的电容所产生的容抗约为3180欧姆。当220V的交流电 ......
Jacktang 模拟与混合信号
你也爱测评?来报名参加eeworld测评达人,争取更多的测评机会和测评福利吧~~
https://12.eewimg.cn/bbs/data/attachment/forum/201606/16/083602fro9o9o9bfbzlufj.jpg.thumb.jpg EEWORLD再次发出测评达人招募令!我们的目标是: 组建一支专业的有态度的 测评队伍! ......
okhxyyo 为我们提建议&公告
xilinx FPGA专用资料
我们已经了解到对于某一公司,某一款特定的FPGA,都有特定的时序,资源优化策略,这些都是因为每种FPGA里面有不同的专用模块,逻辑的互连也是有区别的,所以就出现各个公司的推荐代码风格。本附 ......
wenhuawu FPGA/CPLD
【转】原来DC-DC变换器原理是这样的
在电源产品的设计过程中,如果工程师能够合理利用DC-DC变换器的的工作原理知识和性能特点进行产品研发,不仅能够提高效率,还可以有效的节省测试时间,加快新产品上市的速度。在今天的文章中, ......
okhxyyo 电源技术
谁有MSP430F5438/A定时器触发ADC采样的程序?
MSP430F5438/A官方例程没有呢,这三个触发源Timer_A.OUT1 Timer_B.OUT0 Timer_B.OUT1怎么配置相应寄存器呢?另外这三个触发源分别对应定时器的那些输出呢?自己配置了下不行呢! ...
jxsl 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2926  709  2776  2117  1074  50  26  45  21  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved