电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72T20108L6-7BBG

产品描述FIFO, 64KX20, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
产品类别存储    存储   
文件大小488KB,共51页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72T20108L6-7BBG概述

FIFO, 64KX20, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208

72T20108L6-7BBG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
针数208
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间3.8 ns
其他特性ALTERNATIVE MEMORY WIDTH 10
备用内存宽度10
最大时钟频率 (fCLK)150 MHz
周期时间6.7 ns
JESD-30 代码S-PBGA-B208
JESD-609代码e1
长度17 mm
内存密度1310720 bit
内存集成电路类型OTHER FIFO
内存宽度20
湿度敏感等级3
功能数量1
端子数量208
字数65536 words
字数代码64000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX20
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA208,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5 V
认证状态Not Qualified
座面最大高度1.97 mm
最大待机电流0.05 A
最大压摆率0.06 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm

文档预览

下载PDF文档
2.5 VOLT HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION
32,768 x 20/65,536 x 10, 65,536 x 20/131,072 x 10
131,072 x 20/262,144 x 10, 262,144 x 20/524,288 x 10
IDT72T2098, IDT72T20108
IDT72T20118, IDT72T20128
FEATURES
Choose among the following memory organizations:
IDT72T2098
32,768 x 20/65,536 x 10
IDT72T20108
65,536 x 20/131,072 x 10
IDT72T20118
131,072 x 20/262,144 x 10
IDT72T20128
262,144 x 20/524,288 x 10
Up to 250MHz operating frequency or 5Gbps throughput in SDR mode
Up to 110MHz operating frequency or 5Gbps throughput in DDR mode
Users selectable input port to output port data rates, 500Mb/s
Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
User selectable HSTL or LVTTL I/Os
Read Enable & Read Clock Echo outputs aid high speed operation
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write Operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of four preselected offsets
Dedicated serial clock input for serial programming of flag offsets
User selectable input and output port bus sizing
-x20 in to x20 out
-x20 in to x10 out
-x10 in to x20 out
-x10 in to x10 out
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty and Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into High-Impedance state
JTAG port, provided for Boundary Scan function
208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x20, x10)
WEN
WCS
WCLK
SREN SEN
SCLK
WSDR
INPUT REGISTER
OFFSET REGISTER
SI
SO
FF/IR
PAF
EF/OR
PAE
FWFT
FSEL0
FSEL1
WRITE CONTROL
LOGIC
FLAG
LOGIC
RAM ARRAY
32,768 x 20 or 65,536 x 10
65,536 x 20 or 131,072 x 10
131,072 x 20 or 262,144 x 10
262,144 x 20 or 524,288 x 10
WRITE POINTER
READ POINTER
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
HSTL
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
RSDR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5996 drw01
Q
0
-Q
n
(x20, x10)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2009
DSC-5996/11
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
CE下对话框的全屏探讨???
// 隐藏输入面板 SIPINFO si; memset(&si, 0, sizeof(SIPINFO)); si.cbSize = sizeof(SIPINFO); SHSipInfo(SPI_GETSIPINFO, 0, &si, 0); if (si.fdwFlags & SIP ......
coffeewjf 嵌入式系统
【AN-1165应用笔记】用于MEMS麦克风前置放大器电路的运算放大器
简介: 麦克风前置放大器电路用于放大麦克风的输出信号来匹配信号链路中后续设备的输入电平。 112253 112254...
EEWORLD社区 ADI 工业技术
stm32F407+EP4CE6制版归来
221255 stm32F407+EP4CE6原理图和PCB https://bbs.eeworld.com.cn/thread-476956-1-1.html ...
chenzhufly stm32/stm8
三段式状态机描述及模版
本帖最后由 Aguilera 于 2018-11-10 20:23 编辑 时序电路的状态是一个状态变量集合,这些状态变量在任意时刻的值都包含了为确定电路的未来行为而必需考虑的所有历史信息。 状态机采 ......
Aguilera DSP 与 ARM 处理器
问个菜鸟问题
请各位大侠帮忙看一下是什么问题 编译的时候出现下面的错误信息 #error clnk Debug\yyy.lkf:1 Unsupported processor type The command: "clnk -lD:\lib-o Debug\yyy.sm8 -mDebug\yy ......
bagege stm32/stm8
围观!毫米波应用到液位测量设计案例,,,
本帖最后由 Jacktang 于 2019-4-24 12:02 编辑 77GHz级发射机参考设计的功率优化案例,设计案例TIDEP-0091板,突出了IWR14xx 76-至81-GHz mmWave传感器功率优化策略,适用于油箱液位 ......
Jacktang 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2756  888  1574  894  1911  56  18  32  39  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved