电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72230L25TP

产品描述PDIP-28, Tube
产品类别存储    存储   
文件大小222KB,共12页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72230L25TP在线购买

供应商 器件名称 价格 最低购买 库存  
72230L25TP - - 点击查看 点击购买

72230L25TP概述

PDIP-28, Tube

72230L25TP规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码PDIP
包装说明DIP, DIP28,.3
针数28
制造商包装代码PT28
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间15 ns
最大时钟频率 (fCLK)40 MHz
周期时间25 ns
JESD-30 代码R-PDIP-T28
JESD-609代码e0
长度34.671 mm
内存密度16384 bit
内存集成电路类型OTHER FIFO
内存宽度8
湿度敏感等级1
功能数量1
端子数量28
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX8
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP28,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)245
电源5 V
认证状态Not Qualified
座面最大高度4.572 mm
最大待机电流0.005 A
最大压摆率0.04 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm

文档预览

下载PDF文档
CMOS SyncFIFO™
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8 and 4,096 x 8
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
IDT72420
IDT72200
IDT72210
IDT72220
IDT72230
IDT72240
FEATURES:
64 x 8-bit organization (IDT72420)
256 x 8-bit organization (IDT72200)
512 x 8-bit organization (IDT72210)
1,024 x 8-bit organization (IDT72220)
2,048 x 8-bit organization (IDT72230)
4,096 x 8-bit organization (IDT72240)
10 ns read/write cycle time (IDT72420/72200/72210/72220/72230/
72240)
Read and Write Clocks can be asynchronous or coincidental
Dual-Ported zero fall-through time architecture
Empty and Full flags signal FIFO status
Almost-Empty and Almost-Full flags set to Empty+7 and Full-7,
respectively
Output enable puts output data bus in high-impedance state
Produced with advanced submicron CMOS technology
Available in 28-pin 300 mil plastic DIP
For surface mount product please see the IDT72421/72201/72211/
72221/72231/72241 data sheet
Green parts available, see ordering information
DESCRIPTION:
The IDT72420/72200/72210/72220/72230/72240 SyncFIFO™ are very
high-speed, low-power First-In, First-Out (FIFO) memories with clocked read
and write controls. These devices have a 64, 256, 512, 1,024, 2,048, and 4,096
x 8-bit memory array, respectively. These FIFOs are applicable for a wide
variety of data buffering needs, such as graphics, Local Area Networks (LANs),
and interprocessor communication.
These FIFOs have 8-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and a Write Enable pin (WEN). Data is written
into the Synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and a Read Enable pin (REN).
The Read Clock can be tied to the Write Clock for single clock operation or the
two clocks can run asynchronous of one another for dual clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
These Synchronous FIFOs have two endpoint flags, Empty (EF) and Full
(FF). Two partial flags, Almost-Empty (AE) and Almost-Full (AF), are provided
for improved system control. The partial (AE) flags are set to Empty+7 and Full-
7 for
AE
and
AF
respectively.
These FIFOs are fabricated using high-speed submicron CMOS technol-
ogy.
FUNCTIONAL BLOCK DIAGRAM
D0 - D7
WCLK
WEN
INPUT REGISTER
FLAG
LOGIC
RAM ARRAY
64 x 8, 256 x 8,
512 x 8, 1,024 x 8,
2,048 x 8, 4,096 x 8
EF
AE
AF
FF
WRITE CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
RS
OE
Q0 - Q7
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
REN
2680 drw01
COMMERCIAL TEMPERATURE RANGE
FEBRUARY 2018
DSC-2680/7
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
1
google和百度分别搜索没前途
大家自己看结果去吧,呵呵。...
凯哥 工作这点儿事
STML152驱动段码LCD屏,没办法点亮?
STM32F103转用STM32L152,现在要驱动段码LCD但是没办法点亮,求相关资料或者例程!或者指导指导小弟。谢谢各位!! ...
渣渣华 stm32/stm8
103VE的FSMC使用咨询
希望103VE系统的FSMC工作在非复用方式扩展2片DAC芯片,如果使用NE1信号来选择器件就得增加逻辑电路,能否直接使用A23和A22做2片DAC的片选而不接NE1,地址分别为0x6070 0000和0x60B0 0000, ......
baozugong stm32/stm8
下载白皮书赢好礼:VICOR帮您克服最大电源系统设计挑战!
电源工程师面临着许多挑战。Vicor的研究发现,在开发过程中,应对电源系统的规格变化是最大的挑战。 345651 本白皮书讨论如下问题: 1、变化是如何变得越来常见的 2、规 ......
EEWORLD社区 电源技术
【学习心得】+ Software MCSDK
学习心得+Software MCSDK这门课程讲解了DSP多核设计的一些基本方法和步骤。感觉技术发展怎么这么快,从高性能的DSP,到现在的多核DSP,每一次都有一些新技术的产生。多核开发需要主机开发环境和 ......
billjing TI技术论坛
分享!牛人雷军演讲长文总结:我看未来20年
本帖最后由 qwqwqw2088 于 2014-11-4 09:57 编辑 177496 三年发布6款手机,专注才能极致大家好。 非常高兴有机会来这里和大家一起分享我们小米的创业故事。四年半前,小米在中关 ......
qwqwqw2088 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 803  1740  887  441  2636  48  28  13  14  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved