电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72261LA10TFG

产品描述FIFO, 16KX9, 8ns, Synchronous, CMOS, PQFP64, GREEN, STQFP-64
产品类别存储    存储   
文件大小301KB,共27页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72261LA10TFG概述

FIFO, 16KX9, 8ns, Synchronous, CMOS, PQFP64, GREEN, STQFP-64

IDT72261LA10TFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP, QFP64,.47SQ,20
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间8 ns
其他特性RETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度147456 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.075 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm

文档预览

下载PDF文档
CMOS SuperSync FIFO
16,384 x 9
32,768 x 9
FEATURES:
IDT72261LA
IDT72271LA
Choose among the following memory organizations:
IDT72261LA 16,384 x 9
IDT72271LA 32,768 x 9
Pin-compatible with the IDT72281/72291 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First
Word Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
The IDT72261LA/72271LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs,
RCLK or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written
to an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period found
on previous SuperSync devices has been eliminated on this SuperSync
family.)
FUNCTIONAL BLOCK DIAGRAM
WEN
D
0
-D
8
LD SEN
WCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4671 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
OCTOBER 2005
DSC-4671/3
2005 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
浙江大学嵌入式系列技术高级学习班7月-8月开课时间表
浙江大学专业技术培训²²咨询报名:邱老师0571-85622860(白天)、13777811228,²13205718120,0571-88230155(晚上)浙大公开课程时间学费教师20061FPGA高级全程班8月12-16 ......
shilina 嵌入式系统
新人求助
最近刚刚入门51,请各位高手推荐一些小制作,自己有开发板,想做个小制作练练手。已经学过中断,但是串口通信不是很懂。...
郑清源 51单片机
单通道声呐接收机——有源巴特沃斯滤波器
本帖最后由 bqgup 于 2021-6-21 09:58 编辑 #有源巴特沃斯滤波器 ##巴特沃斯滤波器特性 545082 巴特沃斯滤波器的特点是通频带内的频率响应曲线最大限度平坦,没有起伏,而在阻频带则逐渐 ......
bqgup 创意市集
求高手指点,如何使用CXA1238S的收音芯片...
本帖最后由 paulhyde 于 2014-9-15 09:30 编辑 用索尼的CXA1238S搭的收音电路,68906,不知道为什么,FM高放回路能调到35MHz,但是FM本机振荡没有波形输出,求高手指点如何测试,如何解决?? ......
komoner0 电子竞赛
如何用dsp 28035来采样交流电压、电流
如何用dsp 28035来采样交流电压、电流,如何求出电压。电流的有效值,频率...
王温林 DSP 与 ARM 处理器
PTOTEL 封装总结
本帖最后由 paulhyde 于 2014-9-15 09:11 编辑 传个元件封装 PDF ...
ZHANGLIQIN 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 469  113  2126  1402  39  38  15  41  42  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved