电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT707288S20PF9

产品描述Dual-Port SRAM, 64KX16, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM, TQFP-100
产品类别存储    存储   
文件大小126KB,共16页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT707288S20PF9概述

Dual-Port SRAM, 64KX16, 20ns, CMOS, PQFP100, 14 X 14 MM, 1.40 MM, TQFP-100

IDT707288S20PF9规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 14 MM, 1.40 MM, TQFP-100
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间20 ns
其他特性AUTOMATIC POWER-DOWN; LOW POWER STANDBY MODE; INTERRUPT FLAG
JESD-30 代码S-PQFP-G100
JESD-609代码e0
长度14 mm
内存密度1048576 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度16
湿度敏感等级3
功能数量1
端口数量2
端子数量100
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织64KX16
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
HIGH-SPEED
64K x 16 BANK-SWITCHABLE
DUAL-PORTED SRAM WITH
EXTERNAL BANK SELECTS
Features
IDT707288S/L
64K x 16 Bank-Switchable Dual-Ported SRAM Architecture
– Four independent 16K x 16 banks
– 1 Megabit of memory on chip
Fast asynchronous address-to-data access time: 15ns
User-controlled input pins included for bank selects
Independent port controls with asynchronous address &
data busses
Four 16-bit mailboxes available to each port for inter-
processor communications; interrupt option
Interrupt flags with programmable masking
Dual Chip Enables allow for depth expansion without
external logic
UB
and
LB
are available for x8 or x16 bus matching
TTL-compatible, single 5V (±10%) power supply
Available in a 100-pin Thin Quad Flatpack (14mm x 14mm)
Functional Block Diagram
R/W
L
CE
0L
CE
1L
UB
L
LB
L
OE
L
D
E
D S
N N
E G
M SI
M E
O D
C
E W
R E
T N
O
N
MUX
CONTROL
LOGIC
16Kx16
MEMORY
ARRAY
(BANK 0)
MUX
MUX
CONTROL
LOGIC
R/W
R
CE
0R
CE
1R
UB
R
LB
R
OE
R
I/O
8L-15L
I/O
0L-7L
I/O
CONTROL
I/O
CONTROL
A
13L
A
0L(1)
ADDRESS
DECODE
16Kx16
MEMORY
ARRAY
(BANK 1)
MUX
ADDRESS
DECODE
A
13R
A
0R(1)
BA
1L
BA
0L
BANK
DECODE
BANK
DECODE
BA
1R
BA
0R
MUX
16Kx16
MEMORY
ARRAY
(BANK 3)
MUX
BKSEL
3(2)
BKSEL
0(2)
BANK
SELECT
A
5L(1)
A
0L(1)
LB
L
/UB
L
OE
L
R/W
L
CE
L
MAILBOX
INTERRUPT
LOGIC
A
5R(1)
A
0R(1)
LB
R
/UB
R
OE
R
R/W
R
CE
R
MBSEL
L
INT
L
R
O
F
I/O
8R-15R
I/O
0R-7R
MBSEL
R
INT
R
,
3592 drw 01
NOTES:
1. The first six address pins for each port serve dual functions. When
MBSEL
= V
IH
, the pins serve as memory address inputs. When
MBSEL
= V
IL
, the pins
serve as mailbox address inputs.
2 . Each bank has an input pin assigned that allows the user to toggle the assignment of that bank between the two ports. Refer to Truth Table I for
more details.
MAY 2000
1
©2000 Integrated Device Technology, Inc.
DSC 3592/7

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 440  1133  2474  434  590  9  23  50  12  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved