电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61NVVP204836B

产品描述100 percent bus utilization
文件大小964KB,共39页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 全文预览

IS61NVVP204836B概述

100 percent bus utilization

文档预览

下载PDF文档
IS61NLP204836B/IS61NVP/NVVP204836B
IS61NLP409618B/IS61NVP/NVVP409618B
2M x 36 and 4M x 18
72Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 119-
ball PBGA packages
• Power supply:
NLP: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
NVP: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NVVP: V
dd
1.8V (± 5%), V
ddq
1.8V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
AUGUST 2014
DESCRIPTION
The 72 Meg product family features high-speed, low-power
synchronous static RAMs designed to provide a burstable,
high-performance, 'no wait' state, device for networking
and communications applications. They are organized as
2,096,952 words by 36 bits and 4,193,904 words by 18
bits, fabricated with
ISSI
's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE
is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock inputs and when
WE
is
LOW. Separate byte enables allow individual bytes to be
written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
250
2.8
4
250
200
3.1
5
200
166
3.8
6
166
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. A
8/4/2014
1
关于红外的程序问题
#include #define uchar unsigned char sbit check=P3^3; uchar irdata,irtype,ircount; bit endflag; void init() //程序初始化设置 { irdata=0; irdata=0; irdata=0; irtype=0; i ......
aofa 嵌入式系统
INA163UA 4引脚的输入电压信号被大幅度衰竭,可能的原因是什么?
测试INA163时,我在4引脚处接入0.4V的正弦电压信号,测试9引脚处的输出电压,发现损耗特别大。而在5引脚处接入信号时,输出正常。我在寻找可能存在的原因,是电路板焊接时出现错误还是器件被烧 ......
喝罐红牛继续飞 模拟电子
Protel 99SE 的使用
Protel 99SE 的使用===========*** Protel 99SE 由两大部分组成:电路原理图设计(Advanced Schematic)和多层印刷电路板设 计(Advanced PCB)。其中Advanced Schematic由两部分组 ......
fighting 模拟电子
音频信号分析仪(全国一等奖论文)
本帖最后由 paulhyde 于 2014-9-15 03:55 编辑 本音频信号分析仪由32位MCU为主控制器,通过AD转换,对音频信号进行采样,把连续信号离散化,然后通过FFT快速傅氏变换运算,在时域和频域对音频 ......
qq121380 电子竞赛
【求助!】WINCE6.0EBOOT网卡初始化出问题了~~各位大侠帮帮忙!~~~
调试信息如下: Enter your selection: d CS8900: MAC Address: 11:22:33:44:55:66 0x0 ERROR: Probe: EISA NumberError. ERROR: InitEthDevice: Failed to initialize Ethernet contro ......
zachy 嵌入式系统
AVR单片机圣经级电子书,送给有需要的人
师兄们留下来的资料,保证每本书都是精挑细选出来的,送给有需要的朋友们,祝你们早日成功!:) 还有一本个人觉得比较好的《AVR单片机C语言入门指导》因为大于15M没传上来,有需要的找我要! ...
ming1005 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 82  2789  2665  1755  2576  39  6  13  43  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved