电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161V18CD-300T

产品描述Cache SRAM, 1MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小805KB,共28页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161V18CD-300T概述

Cache SRAM, 1MX18, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161V18CD-300T规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
Preliminary
GS8161V18/36CD-333/300/250
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• Pb-Free 165-bump BGA package available
1M x 18 and 512K x 36
18Mb Sync Burst SRAMs
333 MHz–250 MHz
1.8 V V
DD
1.8 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered Data
Output Register.
SCD Pipelined Reads
The GS8161V18/36CD is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs begin
turning off their outputs immediately after the deselect command
has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS8161V18/36CD operates on a 1.8 V power supply. All
input are 1.8 V compatible. Separate output power (V
DDQ
) pins
are used to decouple output noise from the internal circuits and are
1.8 V compatible.
Functional Description
Applications
The GS8161V18/36CD is an 18,874,368-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Parameter Synopsis
-333
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
3.0
375
435
4.5
4.5
280
335
-300
2.5
3.3
335
390
5.0
5.0
230
270
-250
2.5
4.0
280
330
5.5
5.5
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.01 2/2005
1/28
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
串联谐振拥有核心技术
在选择一种测量仪器时肯定希望它的整个测量效果比较好,而且测量价值比较高,因此在选择相应的测量仪器时都对它的核心技术有着非常高的要求,怕自己所选择的测量仪器核心技术不高,而受到非常大 ......
ZXCQWEASD 综合技术交流
Linux LXDE Desktop系统不能用putty
DE1板子用官方提供的Linux LXDE Desktop系统为什么不能用putty来查看串口输出的信息? ...
的神等等 FPGA/CPLD
【FPGA(cyclone4)第二期 】 瓶颈与心境
刚开始学习FPGA的时候,看过很多学习笔记与心得,当初看到一句话,FPGA入门简单,学精却很难。现在发现的确是这样的,学习FPGA也有一个月了,Verilog基本语法,编程思路,小的实验从简单的流水 ......
wsdymg FPGA/CPLD
分享我的LM3S8962串口外设调试心得
LM3S8962 共有两个串口外设, 分别是GPIO A口的A0(RXD),A1(TXD); GPIO D口的D2(RXD),D3(TXD); 我现在使用的轮询方式: 第一步: 设置LM3S8962工作时钟: SysCtlClockSet(SYSCTL_SYSDIV_4 | SYSC ......
eeleader 微控制器 MCU
[求助]谁能帮我看看这个问题怎么解决,如何调试啊?
二层交换机,从vxworks5。4移植到5。5,同事费了好多劲终于能把交换机调起来 现在用脚本在cli下建vlan 1-1000时,telnet功能崩溃,只能通过串口连接 下面是出错的log machine check Except ......
znstchhh 嵌入式系统
倾角传感器的工作原理是什么
倾角传感器的工作原理是什么   倾角传感器原理   倾角传感器经常用于系统的水平测量,从工作原理上可分为“固体摆”式、“液体摆”式、“气体摆”三种倾角传感器,下面就它们的工作原理 ......
saitouchiwa 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 500  1867  2561  1379  1208  11  38  52  28  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved