电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS864418GE-150IT

产品描述Cache SRAM, 4MX18, 7.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小1MB,共33页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS864418GE-150IT概述

Cache SRAM, 4MX18, 7.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS864418GE-150IT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度75497472 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
GS864418/36E-250/225/200/166/150/133
165-Bump BGA
Commercial Temp
Industrial Temp
Features
4M x 18, 2M x 36
72Mb S/DCD Sync Burst SRAMs
Flow Through/Pipeline Reads
250 MHz–133MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 165-bump BGA package available
The function of the Data Output register can be controlled by the user
via the FT mode . Holding the FT mode pin low places the RAM in
Flow Through mode, causing output data to bypass the Data Output
Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
SCD and DCD Pipelined Reads
Functional Description
Applications
The GS864418/36E is a
75,497,472
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although of a
type originally developed for Level 2 Cache applications supporting
high performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main store to
networking chip set support.
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV), and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
The GS864418/36E is a SCD (Single Cycle Deselect) and DCD (Dual
Cycle Deselect) pipelined synchronous SRAM. DCD SRAMs
pipeline disable commands to the same degree as read commands.
SCD SRAMs pipeline deselect commands one stage less than read
commands. SCD RAMs begin turning off their outputs immediately
after the deselect command has been captured in the input registers.
DCD RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge of
clock. The user may configure this SRAM for either mode of
operation using the SCD mode input.
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Byte Write and Global Write
FLXDrive™
Controls
The ZQ pin allows selection between high drive strength (ZQ low) for
multi-drop bus applications and normal drive strength (ZQ floating or
high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Core and Interface Voltages
The GS864418/36E operates on a 2.5 V or 3.3 V power supply. All
input are 3.3 V and 2.5 V compatible. Separate output power (V
DDQ
)
pins are used to decouple output noise from the internal circuits and
are 3.3 V and 2.5 V compatible.
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
(x18/x36)
tCycle
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
2.5
4.0
385
450
6.5
6.5
265
290
-225 -200 -166 -150 -133 Unit
2.7
4.4
360
415
6.5
6.5
265
290
3.0
5.0
335
385
6.5
6.5
265
290
3.5
6.0
305
345
7.0
7.0
255
280
3.8
6.7
295
325
7.5
7.5
240
265
4.0
7.5
265
295
8.5
8.5
225
245
ns
ns
mA
mA
ns
ns
mA
mA
Flow
Through
2-1-1-1
Rev: 1.07 2/2011
1/33
© 2003, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
2007中国嵌入式行业工程师调查报告
报告关键点: 1、工程师男性化、年轻化 2、团队协作和学习是关键 3、 收入不够理想 创业是出路 嵌入式系统无疑成为当前最热门最有发展前途的IT应用领域 ......
1ying 汽车电子
用JTAG連接MSP430出現error
各位大大好,小弟是MSP430的初學者, 我用的是MSP430F1232這塊晶片,JTAG控制器型號是MSPFET-UIF,操作軟件用的是IAR,當小弟complier完將程式programmig進去晶片,出現下面的錯誤(附件),請教各位大大 ......
m9907614 微控制器 MCU
LM324引脚图资料与电路应用
LM324引脚图资料与电路应用   LM324资料: LM324为四运放集成电路,采用14脚双列直插塑料封装。,内部有四个运算放大器,有相位补偿电路。电路功耗很小,lm324工作电压范围宽,可用正电 ......
weigaole 模拟电子
wince平台搭建
我是wince初学者,在网上看到不同的wince平台搭建方式,不知道应该选那种,是不是不同开发类型环境不同?“??比如驱动开发是一种环境 其他的就不是了。 请高手指教 假如是做驱动开发,都要 ......
truelygo 嵌入式系统
ring3如何调用键盘过滤驱动
如题,这个键盘过滤驱动里生成了很多设备,这些设备到绑定到了Kdbclass上的设备上,在ring3如何使用这个驱动...
lilizhen329 嵌入式系统
超大容量的Nand Flash驱动
正准备折腾一个三星4GB/8GB/64GB的Nand Flash到基于S3C2440的WinCE系统上,希望大家多多支持! 请大家多多建言!...
123456654 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 957  2916  2814  176  1607  20  59  57  4  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved