电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840E18AGB-180IT

产品描述Cache SRAM, 256KX18, 8ns, CMOS, PBGA119, ROHS COMPLIANT, FBGA-119
产品类别存储    存储   
文件大小403KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS840E18AGB-180IT概述

Cache SRAM, 256KX18, 8ns, CMOS, PBGA119, ROHS COMPLIANT, FBGA-119

GS840E18AGB-180IT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)180 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度2.19 mm
最大待机电流0.03 A
最小待机电流3.14 V
最大压摆率0.345 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840E18/32/36AGT/B-180/166/150/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Dual Cycle Deselect (DCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-Bump BGA package
• RoHS-compliant 100-lead TQFP and 119-Bump BGA
packages
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin/bump (pin 14 in the TQFP and
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipelined mode, activating the rising-edge-triggered
Data Output Register.
DCD Pipelined Reads
The GS840E18/32/36A is a DCD (Dual Cycle Deselect)
pipelined synchronous SRAM. SCD (Single Cycle Deselect)
versions are also available. DCD SRAMs pipeline disable
commands to the same degree as read commands. DCD RAMs
hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using byte write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840E18/32/36A operates on a 3.3 V power supply and
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to de-couple output noise
from the internal circuit.
Functional Description
Applications
The GS840E18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS84018/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
Parameter Synopsis
–180
–166
–150
–100
10 ns
tCycle 5.5 ns 6.0 ns 6.6 ns
Pipeline
3.0 ns 3.5 ns 3.8 ns 4.5 ns
t
KQ
3-1-1-1
I
DD
335 mA 310 mA 280 mA 190 mA
t
KQ
8 ns
8.5 ns
10 ns
12 ns
Flow
10 ns
12 ns
15 ns
Through tCycle 9 ns
2-1-1-1
I
DD
210 mA 190 mA 165 mA 135 mA
Rev: 1.15 12/2013
1/30
© 1999, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
各位大哥师傅帮帮忙!PIC16F84A-04/P(十六进制代码)要用什么硬件写入?
各位大哥师傅帮帮忙!PIC16F84A-04/P(十六进制代码)要用什么硬件写入? 推荐软件也来一个好吗? 手柄连击程序:COD4-All-Models.hex和X801769-026.hex要写入PIC16F84A-04/P!!! PIC16F84A-04/P图 ......
wsxrgn Microchip MCU
bin图片文件怎么查看
我这里的图片文件全部是BIN文件格式的。不知道分辨率什么信息。。。 请问有什么办法打开这些图片?...
xiezhongjun123 嵌入式系统
30个实用的电子设计工具,非常好用,赶快下载
30个非常好用的电子设计实用工具,不敢独享,发出来大家共享,希望对你有帮助。 1 本帖最后由 banqiao 于 2012-6-6 11:41 编辑 ]...
banqiao 51单片机
为啥在用一些MCU时需要外置添加EEPROM?
为啥在用一些MCU时需要外置添加EEPROM? 为啥有的项目不加,有的项目加呢? ...
小太阳yy NXP MCU
请教一个关于get_Oid(long *loid)的问题
我在使用poom取得contact信息的时候,调用 DISPID longID = 0; pContact->get_Oid(&longID); 结果longID的值却是负的,如-2147483646。请问oid的值本来就是负的,还是我的方法使用的有问题 ......
chenzhi79 嵌入式系统
晒晒今天收到的礼物---> 深入理解Linux内核
105891 手机拍的,效果比较差。 :kiss:感谢EEWorld,感谢Maylove,哈哈...
deweyled 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2674  2747  1586  2021  2832  54  56  32  41  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved