电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832136E-200VT

产品描述Cache SRAM, 1MX36, 6.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小2MB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832136E-200VT概述

Cache SRAM, 1MX36, 6.5ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, FPBGA-165

GS832136E-200VT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
最大时钟频率 (fCLK)200 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度37748736 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8/2.5 V
认证状态Not Qualified
座面最大高度1.5 mm
最大待机电流0.06 A
最小待机电流2.3 V
最大压摆率0.255 mA
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm

文档预览

下载PDF文档
GS832118/32/36E-xxxV
Commercial Temp
Industrial Temp
Features
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Functional Description
Applications
The GS832118/32/36E-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Re
co
m
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Ne
w
me
nd
ed
for
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.6 7.5 ns
285
350
6.5
6.5
205
235
265
320
7.0
7.0
195
225
245
295
7.5
7.5
185
210
220
260
8.0
8.0
175
200
210
240
8.5
8.5
165
190
185
215
8.5
8.5
155
175
mA
mA
ns
ns
mA
mA
No
t
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.05a 12/2007
1/31
De
sig
n—
Di
sco
nt
inu
ed
Pr
od
u
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump FP-BGA package
• RoHS-compliant 165-bump BGA package available
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS832118/32/36E-xxxV is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832118/32/36E-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ct
© 2003, GSI Technology
【TI首届低功耗设计大赛】用Energia玩坏几个传感器
本帖最后由 ljj3166 于 2014-10-16 11:27 编辑 Energia就是牛x,速度快,方便好玩 不过国内玩这货的筒子相对比较少 鬼佬倒是有用的,在43oh论坛上 但是针对金刚狼的似乎也不是很多 似乎 ......
ljj3166 微控制器 MCU
关于F28335和CPLD无法同时工作
是这样的,我的电路上使用了一片DSP F28335,还有一片芯片XA2c256。现在板子的问题是,每当DSP在工作的时候,CPLD就无法和赛灵思的下载器连接在一起,提示的错误是,芯片的IDCODE是全部为0.也就 ......
袁文涛 DSP 与 ARM 处理器
请问在哪里可以下载到EZDriverInstaller的源程序?
因为工作需要,需要看DriverStudio 中的工具NuMega EZDriverInstaller的源代码,请问在哪里可以下载到?谢谢!...
xtaccount 嵌入式系统
你们一般都去哪里找ic的pdf资料?
你们一般都去哪里找ic的pdf资料? 最好是中文版的 不用再翻译 最近找资料找的真tnd 心累啊 !!! 388548 ...
龙猫库库 模拟电子
晒设计方案+STM32F429i开发板之触摸屏
F429这块板子上最主要的亮点也就属这块屏了。带触摸的屏幕,输入,输出都有了。 关于屏幕的实验,官方例程中一共有4个。 今天看看它的触摸实验,我所选的是他的一个画板的小实 ......
一个小白 stm32/stm8
] Verilog HDL的基础知识
...
张丽山 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 103  898  1867  2566  554  3  19  38  52  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved