电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8641ZV18F-250IT

产品描述ZBT SRAM, 4MX18, 6.5ns, CMOS, PBGA165, 1 MM PITCH, FBGA-165
产品类别存储    存储   
文件大小770KB,共31页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8641ZV18F-250IT概述

ZBT SRAM, 4MX18, 6.5ns, CMOS, PBGA165, 1 MM PITCH, FBGA-165

GS8641ZV18F-250IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
内存密度75497472 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
Product Preview
GS8641ZV18/32/36F-300/250/200/167
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with4Mb, 9Mb, 18Mb, and 36Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 165-bump FP-BGA package
• Pb-Free 165-bump BGA package available
72Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–167 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8641ZV18/32/36F may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8641ZV18/32/36F is implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 165-bump FP-BGA package.
Functional Description
The GS8641ZV18/32/36F is a 72Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-300
2.3
3.3
400
480
5.5
5.5
285
330
-250
2.5
4.0
340
410
6.5
6.5
245
280
-200
3.0
5.0
290
350
7.5
7.5
220
250
-167
3.5
6.0
260
305
8.0
8.0
210
240
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.01 3/2005
1/31
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
MSP430G2553 连接 SD30系列 C程序(供参考)
本帖最后由 Jacktang 于 2018-1-23 22:34 编辑 /*********************************************************************** * MSP430G2553 连接 SD30系列 C程序(供参考) * ......
Jacktang 微控制器 MCU
CCS3.3 无法打开bios配置文件
大家好,本人机器上安装的是ccs3.3,在file--new--dsp\bios config时,总是弹出unable to create bios config sever,不知道是什么原因?是需要安装其他什么软件吗? 我注意到在安装CCS3.3 最 ......
countryhotel DSP 与 ARM 处理器
基于FPGA的DDS多路信号源设计.pdf
基于FPGA的DDS多路信号源设计.pdf ...
zxopenljx FPGA/CPLD
AMEYA360设计方案丨基于TI的智能LED照明解决方案
随着互联网的快速发展,LED照明智能化要求也在不断提高,家庭设备的互联要也在逐步提升,互联既是人与设备之间的互联,更是设备与设备之间的互联,同时互联既是同一厂家产品之间的互联,更是不 ......
alan000345 TI技术论坛
提问+我电源板的电容不停的响,怎么破?
RT,一个钽电容不停响,好烦啊...
水木人 电源技术
有多少工程师用win7系统
马上换笔记本了,以前的太老了,只能用xp系统,现在准备换acer的4750系列或者5750系列,都用win7系统,不知道很多要用的软件能不能用?有没有用win7的兄弟说说。(自己的台机也一直用xp系统) ......
408584884 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2861  548  1831  978  2558  58  12  37  20  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved