电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8162Z72AC-250IT

产品描述ZBT SRAM, 256KX72, 5.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
产品类别存储    存储   
文件大小890KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8162Z72AC-250IT概述

ZBT SRAM, 256KX72, 5.5ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209

GS8162Z72AC-250IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明14 X 22 MM, 1 MM PITCH, BGA-209
针数209
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B209
长度22 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度72
湿度敏感等级3
功能数量1
端子数量209
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX72
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.7 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
Preliminary
GS8162Z18A(B/D)/GS8162Z36A(B/D)/GS8162Z72A(C)
119, 165, & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• On-chip parity encoding and error detection
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165-, or 209-Bump BGA package
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
300 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8162Z18A(B/D)/36A(B/D)/72A(C) may be
configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in
addition to the rising-edge-triggered registers that capture input
signals, the device incorporates a rising edge triggered output
register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge-triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8162Z18A(B/D)/36A(B/D)/72A(C) is implemented
with GSI's high performance CMOS technology and is
available in a JEDEC-standard 119-bump (x18 & x36), 165-
bump (x18 & x36), or 209-bump (x72) BGA package.
Functional Description
The GS8162Z18A(B/D)/36A(B/D)/72A(C) is an 18Mbit
Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT,
NtRAM, NoBL or other pipelined read/double late write or
flow through read/single late write SRAMs, allow utilization
of all available bus bandwidth by eliminating the need to insert
deselect cycles when the device is switched from read to write
cycles.
Parameter Synopsis
-300
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
2.5
2.8
3.3
335
390
495
5.0
5.0
230
270
345
-250
2.5
3.0
4.0
280
330
425
5.5
5.5
210
240
315
-200
3.0
3.0
5.0
230
270
345
6.5
6.5
185
205
275
-150
3.8
3.8
6.7
185
210
270
7.5
7.5
170
190
250
Unit
ns
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.03a 5/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/36
© 2001, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
怎样读取RSSI才能使RSSI的读取正确而又不影响正常的数据接收呢?
我现在在用CC1020做一个数传模块,接收数据时需要读取RSSI的值,接收数据是在外部中断中进行的. 问题是:我在接收数据的时候读取的RSSI的值是不对的,不符合数据手册上的正常值;有时由于读取RSSI的 ......
afreebird 嵌入式系统
切格瓦拉 图片欣赏
切格瓦拉 图片欣赏...
785180572 聊聊、笑笑、闹闹
【树莓派4B测评】+ 实时状态监控网站服务器搭建
树莓派的强大性能让树莓派能运行linux系统,而linux系统可以提供软硬件的实时状态信息给使用者查看。包括CPU、内存、缓存、SWAP分区、负载、进程数、IP等一系列相关信息,每一项都有相应的指令 ......
sylar^z 测评中心专版
2812中断优先级机制
dsp的中断优先级的修改可以由头文件DSP281x_SWPrioritizedIsrLevels.h定义PIE组的优先级和组内的优先级,源文件.c文件中的中断程序对IER和PIEIERx进行了赋值,以此屏蔽优先级低的中断。 dsp ......
风清云淡 微控制器 MCU
智慧家庭系列文章 | 控制权大作战:谁才是智能家居系统的控制中心?
作者:Mike Gilbert,德州仪器个人电子产品系统终端设备负责人 随着智能家居的普及,现在我们有越来越多的房间都安装了配备有人工智能功能的智能音箱,它们的功能也基本上大同小异。但什么才 ......
alan000345 TI技术论坛
stm32库里面是否有sd模式读写sd卡的库?
stm32库里面是否有sd模式读写sd卡的库?...
yyup stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1965  1003  1933  1990  2448  40  21  39  41  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved