电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEEL22LV10AZP-25L

产品描述EE PLD, 25ns, CMOS, PDIP24, 0.300 INCH, LEAD FREE, PLASTIC, DIP-24
产品类别可编程逻辑器件    可编程逻辑   
文件大小683KB,共10页
制造商Integrated Circuit Systems(IDT )
下载文档 详细参数 选型对比 全文预览

PEEL22LV10AZP-25L概述

EE PLD, 25ns, CMOS, PDIP24, 0.300 INCH, LEAD FREE, PLASTIC, DIP-24

PEEL22LV10AZP-25L规格参数

参数名称属性值
厂商名称Integrated Circuit Systems(IDT )
零件包装代码DIP
包装说明DIP,
针数24
Reach Compliance Codeunknown
其他特性10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK
最大时钟频率25 MHz
JESD-30 代码R-PDIP-T24
长度31.75 mm
专用输入次数11
I/O 线路数量10
端子数量24
最高工作温度70 °C
最低工作温度
组织11 DEDICATED INPUTS, 10 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
可编程逻辑类型EE PLD
传播延迟25 ns
认证状态Not Qualified
最大供电电压3.6 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
宽度7.62 mm

文档预览

下载PDF文档
PEEL™ 22LV10AZ -25
CMOS Programmable Electrically Erasable Logic Device
Features
Low Voltage, Ultra Low Power Operation
- Vcc = 2.7 to 3.6 V
- Icc = 5 µA (typical) at standby
- Icc = 1.5 mA (typical) at 1 MHz
- Meets JEDEC LV Interface Spec (JESD8-A)
- 5 Volt tolerant inputs and I/O’s
CMOS Electrically Erasable Technology
- Superior factory testing
-
Reprogrammable in plastic package
-
Reduces retrofit and development costs
Application Versatility
-
Replaces random logic
-
Super set of standard PLDs
-
Pin and JEDEC compatible with 22V10
-
Ideal for battery powered systems
-
Replaces expensive oscillators
Architectural Flexibility
-
Enhanced architecture fits in more logic
-
133 product terms x 44 input AND array
-
12 inputs and 10 I/O pins
-
12 possible macrocell configurations
-
Asynchronous clear, synchronous preset
-
Independent output enables
-
Programmable clock; pin 1 or p-term
-
Programmable clock polarity
-
24 Pin DIP/SOIC/TSSOP and 28 Pin PLCC
-
Schmitt triggers on clock and data inputs
3
Schmitt Trigger Inputs
-
Eliminates external Schmitt trigger devices
- Ideal for encoder designs
General Description
The PEEL™22LV10AZ is a Programmable Electrically Erasable
Logic (PEEL™) SPLD (Simple Programmable Logic Device) that
operates over the supply voltage range of 2.7V-3.6V and fea- tures
ultra-low, automatic “zero” power-down operation. The
PEEL™22LV10AZ is logically and functionally similar to Ana-
chip’s 5V PEEL™22CV10A+ and PEEL™22CV10AZ. The
“zero power” (50 µA max. Icc) power-down mode makes the
PEEL™22LV10AZ ideal for a broad range of battery-powered
portable equipment applications, from hand-held meters to PCM-
CIA modems. EE-reprogrammability provides both the conve-
nience of fast reprogramming for product development and quick
product personalization in manufacturing, including Engineering
Change Orders.
The differences between the PEEL™22LV10AZ and
PEEL™22CV10A include the addition of programmable clock
polarity, p-term clock, and Schmitt trigger input buffers on all
inputs, including the clock. Schmitt trigger inputs allow direct
input of slow signals such as biomedical and sine waves or
clocks. Like the PEEL™22CV10, the PEEL™22LV10AZ is a pin
and JEDEC compatible, logical superset of the industry stan- dard
PAL22V10 SPLD (Figure 26). The PEEL™22LV10AZ pro- vides
additional architectural features that allow more logic to be
incorporated into the design. The PEEL™22LV10AZ architec-
ture allows it to replace over twenty standard 24-pin DIP, SOIC,
TSSOP and PLCC packages.
Figure 26 Pin Configuration
I/CLK
I
I
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
Figure 26 Block Diagram
DIP
TSSOP
PLCC
SOIC
This datasheet contains new product information. Anachip Corp. reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent
accompany the sale of the product.
Rev. 1.0 Dec 16, 2004
1/10

PEEL22LV10AZP-25L相似产品对比

PEEL22LV10AZP-25L PEEL22LV10AZT-25L PEEL22LV10AZS-25L PEEL22LV10AZJ-25L
描述 EE PLD, 25ns, CMOS, PDIP24, 0.300 INCH, LEAD FREE, PLASTIC, DIP-24 EE PLD, 25ns, CMOS, PDSO24, 0.170 INCH, LEAD FREE, TSSOP-24 EE PLD, 25ns, CMOS, PDSO24, 0.300 INCH, LEAD FREE, SOIC-24 EE PLD, 25ns, CMOS, PQCC28, LEAD FREE, PLASTIC, LCC-28
厂商名称 Integrated Circuit Systems(IDT ) Integrated Circuit Systems(IDT ) Integrated Circuit Systems(IDT ) Integrated Circuit Systems(IDT )
零件包装代码 DIP TSSOP SOIC QLCC
包装说明 DIP, TSSOP, SOP, QCCJ,
针数 24 24 24 28
Reach Compliance Code unknown unknown unknown unknown
其他特性 10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK 10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK 10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK 10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK
最大时钟频率 25 MHz 25 MHz 25 MHz 25 MHz
JESD-30 代码 R-PDIP-T24 R-PDSO-G24 R-PDSO-G24 S-PQCC-J28
长度 31.75 mm 7.8 mm 15.4 mm 11.5062 mm
专用输入次数 11 11 11 11
I/O 线路数量 10 10 10 10
端子数量 24 24 24 28
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 11 DEDICATED INPUTS, 10 I/O 11 DEDICATED INPUTS, 10 I/O 11 DEDICATED INPUTS, 10 I/O 11 DEDICATED INPUTS, 10 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 DIP TSSOP SOP QCCJ
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR SQUARE
封装形式 IN-LINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE CHIP CARRIER
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD
传播延迟 25 ns 25 ns 25 ns 25 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
最大供电电压 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 2.7 V 2.7 V 2.7 V 2.7 V
标称供电电压 3 V 3 V 3 V 3 V
表面贴装 NO YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 THROUGH-HOLE GULL WING GULL WING J BEND
端子节距 2.54 mm 0.65 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL QUAD
宽度 7.62 mm 4.4 mm 7.5 mm 11.5062 mm
座面最大高度 - 1.1 mm 2.64 mm 4.369 mm
设计滤波器的couplefil软件打不开
我在设计滤波器的时候,couplefil软件现在打不开了,有时候打开这个软件,要一天的时间才能显示出来,就2M多的软件,不知道是怎么回事。我在别人的电脑上试过,也有的电脑出现这种情况,请问是 ......
jiao676313159 模拟电子
交换开发板
1.Freescale FRDM-KE02Z Kinetis E系列Freedom开发平台 原装正品 263257 2.NuTiny-SDK-NUC472开发板【nuvoton新唐ARM Cortex-M4单片机】 263259 3.NuTiny-SDK-NUC240开发板 263260 ...
3637320230 淘e淘
关于定时器通道的问题
我使用的是MSP430G2553,我希望使用定时器TimerA0通道1的中断,按照用户手册所说,为了设定定时时间,应该设置TACCR1,并在中断中根据TAIV来判断是否是TACCR1导致的中断。但是我在实验过程中发 ......
John 微控制器 MCU
小熊派-鸿蒙-季 BearPi-HM Nano开发板测评0 开箱及开发环境搭建
本帖最后由 symic 于 2022-3-20 19:42 编辑 很开心也很意外能得到小熊派-鸿蒙-季 BearPi-HM Nano开发板的测评机会。感谢南京小熊派智能科技有限公司和EEWORLD给的这次机会。快递寄得也很快, ......
symic Linux开发
供应各类单片机、ARM、CPLD、FPGA、DSP开发板及经典学习资料光碟
你可能还在为入门单片机、ARM、DSP、CPLD、FPGA而烦恼,你可能还在为寻找一份好的工作而焦虑,你可能还在为摸索一条学习捷径而困惑,身处信息时代的你准备好了吗,如果还没有没关系,我们网站为 ......
louis0712 ARM技术
深圳坂田招硬件工程师10K
产品方向:物联网设备 要求:2年以上工作经验,熟悉单片机及周围电路设计,熟悉串口,485,SPI,AD等通信接口设计。熟悉无线通信的应用。能独立调试电路解决问题。 上班在深圳坂田地铁站旁边 ......
tangpingcuan 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2548  1314  414  1018  1812  52  27  9  21  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved