电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT5C6408EC-12L/IT

产品描述Standard SRAM, 8KX8, 12ns, CMOS, CQCC28, CERAMIC, LCC-28
产品类别存储    存储   
文件大小97KB,共12页
制造商Micross
官网地址https://www.micross.com
下载文档 详细参数 全文预览

MT5C6408EC-12L/IT概述

Standard SRAM, 8KX8, 12ns, CMOS, CQCC28, CERAMIC, LCC-28

MT5C6408EC-12L/IT规格参数

参数名称属性值
厂商名称Micross
零件包装代码QLCC
包装说明QCCN,
针数28
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间12 ns
JESD-30 代码R-CQCC-N28
长度13.97 mm
内存密度65536 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量28
字数8192 words
字数代码8000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.9275 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
宽度8.89 mm

文档预览

下载PDF文档
SRAM
Austin Semiconductor, Inc.
8K x 8 SRAM
SRAM MEMORY ARRAY
AVAILABLE AS MILITARY
SPECIFICATIONS
• SMD 5962-38294
• MIL-STD-883
MT5C6408
PIN ASSIGNMENT
(Top View)
A6
A7
A12
NC
Vcc
WE\
CE2\
4 3 2 1 28 27 26
A5
A4
A3
A2
A1
A0
DQ0
5
6
7
8
9
10
11
25
24
23
22
21
20
19
A8
A9
A11
OE\
A10
CE1\
DQ7
28-Pin DIP (C)
(300 MIL)
NC
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Vcc
WE\
CE2
A8
A9
A11
OE\
A10
CE1\
DQ8
DQ7
DQ6
DQ5
DQ4
28-Pin LCC (EC)
FEATURES
• High Speed: 12, 15, 20, 25, 35, 45, 55, and 70ns
• Battery Backup: 2V data retention
• High-performance, low-power CMOS double-metal
process
• Single +5V (+10%) Power Supply
• Easy memory expansion with CE1\ and CE2
• All inputs and outputs are TTL compatible
12 13 14 15 16 17 18
28-Pin Flat Pack (F)
NC
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ1
DQ2
DQ3
Vss
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
DQ6
DQ5
DQ4
DQ3
Vss
DQ2
DQ1
OPTIONS
• Timing
12ns access
15ns access
20ns access
25ns access
35ns access
45ns access
55ns access
70ns access
• Package(s)
Ceramic DIP (300 mil)
Ceramic LCC
Ceramic Flatpack
MARKING
-12
-15
-20
-25
-35
-45
-55*
-70*
Vcc
WE\
CE2
A8
A9
A11
OE\
A10
CE1\
DQ8
DQ7
DQ6
DQ5
DQ4
GENERAL DESCRIPTION
No. 108
No. 204
No. 302
The MT5C6408, 8K x 8 SRAM, employs high-speed,
low-power CMOS technology, eliminating the need for clocks
or refreshing. These SRAM’s have equal access and cycle
times.
For flexibility in high-speed memory applications,
Austin Semiconductor offers dual chip enables (CE1\, CE2) and
output enable (OE\) capability. These enhancements can place
the outputs in High-Z for additional flexibility in system design.
Writing to these devices is accomplished when write
enable (WE\) and CE1\ inputs are both LOW and CE2 is HIGH.
Reading is accomplished when WE\ and CE2 remain HIGH and
CE1\ and OE\ go LOW. The device offers a reduced power
standby mode when disabled. This allows system designs to
achieve low standby power requirements.
These devices operate from a single +5V power sup-
ply and all inputs and outputs are fully TTL compatible.
C
EC
F
• Operating Temperature Ranges
Industrial (-40
o
C to +85
o
C)
IT
o
o
Military (-55 C to +125 C)
XT
• 2V data retention/low power
L
*Electrical characteristics identical to those provided for the
45ns access devices.
For more products and information
please visit our web site at
www.austinsemiconductor.com
MT5C6408
Rev. 3.0 2/01
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 600  2674  467  1862  574  13  54  10  38  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved