电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS882Z18AGB-133

产品描述ZBT SRAM, 512KX18, 8.5ns, CMOS, PBGA119, FPBGA-119
产品类别存储    存储   
文件大小933KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS882Z18AGB-133概述

ZBT SRAM, 512KX18, 8.5ns, CMOS, PBGA119, FPBGA-119

GS882Z18AGB-133规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES WITH 3.3V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS882Z18/36AB/D-250/225/200/166/150/133
119 & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip parity encoding and error detection
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS882Z18/36A may be configured by the user to operate
in Pipeline or Flow Through mode. Operating as a pipelined
synchronous device, in addition to the rising-edge-triggered
registers that capture input signals, the device incorporates a
rising edge triggered output register. For read cycles, pipelined
SRAM output data is temporarily stored by the edge-triggered
output register during the access cycle and then released to the
output drivers at the next rising edge of clock.
The GS882Z18/36A is implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 119-bump BGA and 165-bump FPBGA packages.
Functional Description
The GS882Z18/36A is a 9Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow
Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x18)
Curr
(x32/x36)
-250 -225 -200 -166 -150 -133 Unit
2.5 2.7 3.0 3.4 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
280
330
275
320
5.5
5.5
175
200
175
200
255
300
250
295
6.0
6.0
165
190
165
190
230
270
230
265
6.5
6.5
160
180
160
180
200
230
195
225
7.0
7.0
150
170
150
170
185
215
180
210
7.5
7.5
145
165
145
165
165
190
165
185
8.5
8.5
135
150
135
150
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 1.04 11/2004
1/35
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
win ce中的文件打开问题
LoadMap( const char *szFilename, int iSize ) { FILE* pFile; //check to see if the data has been set if( m_heightData.m_ucpData ) UnloadHeightMap( ); //open the RAW he ......
2042 嵌入式系统
ST全国巡回研讨会打卡送开发--开板
ST的巡回研讨会打开送的开发板到了,不见庐山真面目,ST开发板嘟嘟嘟; ST用的是顺丰,就是快啊,2天就从上海到深圳了,哇咔咔; 上图才是重点: 270573 看看板子是啥 ......
DavidZH stm32/stm8
Helper2416学习之旅(1)——初步入门
周四就收到君益兴的Helper2416板卡,上班没有时间专注投入,只能利用好下班八点以后的几个小时,马不停蹄的下资料,搭建环境;话说资料下载2.5G的压缩包就够了,我一骨碌全下了,周五凌晨宣 ......
zch_genius 嵌入式系统
用LM317做了一个电源模块
找来了LM317做了一个电源模块,简洁易做。有兴趣的可以做个试试。首先317是一款很适合做小功率电源的管子,其次调压范围广,适合电路的制作如下图。 主要元件清单: LM317 电阻 电容 可调 ......
fish001 模拟与混合信号
有关C2000LaunchPad学习SIC中断接收
调试SCI接收中断的过程有点折腾。中断也配置了,也使能了,也定义中断响应函数了,跟踪调试时候每次中断发生,总会莫名其妙的进入到一个 asm (" ESTOP0"); for(;;);,然后卡死在这里,百思 ......
Jacktang 微控制器 MCU
新出炉题
本帖最后由 paulhyde 于 2014-9-15 09:11 编辑 最近的预测,,结合起来的 ...
palanduo2008 电子竞赛

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1576  1727  308  961  574  32  35  7  20  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved