电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYM7V631601BTFG-75

产品描述Synchronous DRAM Module, 16MX64, 5.4ns, CMOS, DIMM-168
产品类别存储    存储   
文件大小180KB,共13页
制造商SK Hynix(海力士)
官网地址http://www.hynix.com/eng/
下载文档 详细参数 全文预览

HYM7V631601BTFG-75概述

Synchronous DRAM Module, 16MX64, 5.4ns, CMOS, DIMM-168

HYM7V631601BTFG-75规格参数

参数名称属性值
厂商名称SK Hynix(海力士)
零件包装代码DIMM
包装说明DIMM, DIMM168
针数168
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式DUAL BANK PAGE BURST
最长访问时间5.4 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N168
内存密度1073741824 bit
内存集成电路类型SYNCHRONOUS DRAM MODULE
内存宽度64
功能数量1
端口数量1
端子数量168
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX64
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM168
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
电源3.3 V
认证状态Not Qualified
刷新周期4096
自我刷新YES
最大待机电流0.032 A
最大压摆率3.2 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL

文档预览

下载PDF文档
16Mx64 bits
PC133 SDRAM Unbuffered DIMM
based on 8Mx8 SDRAM with LVTTL, 4 banks & 4K Refresh
HYM7V631601B F-Series
DESCRIPTION
The Hynix HYM7V631601B F-Series are 16Mx64bits Synchronous DRAM Modules. The modules are composed of
sixteen 8Mx8bit CMOS Synchronous DRAMs in 400mil 54pin TSOP-II package, one 2Kbit EEPROM in 8pin TSSOP
package on a 168pin glass-epoxy printed circuit board. A 0.33uF and a 0.1uF decoupling capacitors per each SDRAM
are mounted on the PCB.
The HYM7V631601B F-Series are Dual In-line Memory Modules suitable for easy interchange and addition of
128Mbytes memory. The HYM7V631601B F-Series are offering fully synchronous operation referenced to a positive
edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are
internally pipelined to achieve very high bandwidth.
FEATURES
PC133/100MHz support
168pin SDRAM Unbuffered DIMM
Serial Presence Detect with EEPROM
1.375” (34.93mm) Height PCB with Double Sided
components
Single 3.3
±
0.3V power supply
All devices pins are compatible with LVTTL interface
Data mask function by DQM
SDRAM internal banks : four banks
Module banks : two physical banks
Auto refresh and self refresh
4096 refresh cycles / 64ms
Programmable Burst Length and Burst Type
-. 1, 2, 4, 8, or Full Page for Sequential Burst
-. 1, 2, 4 or 8 for Interleave Burst
Programmable /CAS Latency
-. 2, 3 clocks
ORDERING INFORMATION
PART NO.
HYM7V631601BTFG-75
MAX.
FREQUENCY
133MHz
INTERNAL
BANK
4 Banks
REF.
4K
POWER
Normal
SDRAM
PACKAGE
TSOP-II
PLATING
Gold
This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume
any responsibility for use of circuits described. No patent licenses are implied.
Rev.1.1/Apr.01
©1999
Hyundai Electronics

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 259  2649  1904  67  2678  6  54  39  2  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved