电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71256L55L32B8

产品描述Standard SRAM, 32KX8, 55ns, CMOS, CQCC32, LCC-32
产品类别存储    存储   
文件大小162KB,共16页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71256L55L32B8概述

Standard SRAM, 32KX8, 55ns, CMOS, CQCC32, LCC-32

IDT71256L55L32B8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明LCC-32
针数32
Reach Compliance Codenot_compliant
ECCN代码3A001.A.2.C
最长访问时间55 ns
I/O 类型COMMON
JESD-30 代码R-CQCC-N32
JESD-609代码e0
长度13.97 mm
内存密度262144 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端口数量1
端子数量32
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织32KX8
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装等效代码LCC32,.45X.55
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
筛选级别MIL-STD-883 Class B
座面最大高度3.048 mm
最大待机电流0.0005 A
最小待机电流2 V
最大压摆率0.125 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.43 mm

文档预览

下载PDF文档
BiCMOS Static RAM
240K (16K x 15-Bit)
Cache-Tag RAM
for PowerPC™ and RISC Processors
Features
x
x
x
x
x
x
x
x
x
x
x
x
IDT71216
16K x 15 Configuration
– 12 TAG Bits
– 3 Separate I/O Status Bits (Valid, Dirty, Write Through)
Match output uses Valid bit to qualify MATCH output
High-Speed Address-to-Match comparison times
– 8/9/10/12ns over commercial temperature range
TA
circuitry included inside the Cache-Tag for highest
speed operation
Asynchronous Read/Match operation with Synchronous
Write and Reset operation
Separate
WE
for the TAG bits and the Status bits
Separate
OE
for the TAG bits, the Status bits, and
TA
Synchronous
RESET
pin for invalidation of all Tag
entries
Dual Chip selects for easy depth expansion with no
performance degredation
I/O pins both 5V TTL and 3.3V LVTTL compatible with
V
CCQ
pins
PWRDN
pin to place device in low-power mode
Packaged in a 80-pin plastic Thin Quad Flat Pack (TQFP).
Description
The IDT71216 is a 245,760-bit Cache Tag Static RAM, orga-
nized 16K x 15 and designed to support PowerPC and other RISC
processors at bus speeds up to 66MHz. There are twelve common
I/O TAG bits, with the remaining three bits used as status bits. A 12-
bit comparator is on-chip to allow fast comparison of the twelve
stored TAG bits and the current Tag input data. An active HIGH
MATCH output is generated when these two groups of data are the
same for a given address. This high-speed MATCH signal, with t
ADM
as fast as 8ns, provides the fastest possible enabling of secondary
cache accesses.
The three separate I/O status bits (VLD, DTY, and WT) can be
configured for either dedicated or generic functionality, depending on
the SFUNC input pin. With SFUNC LOW, the status bits are defined
and used internally by the device, allowing easier determination of
the validity and use of the given Tag data. SFUNC HIGH releases the
defined internal status bit usage and control, allowing the user to
configure the status bit information to fit his system needs. A synchro-
nous
RESET
pin, when held LOW at a rising clock edge, will reset all
status bits in the array for easy invalidation of all Tag addresses.
The IDT71216 also provides the option for Transfer Acknowledge
(TA) generation within the cache tag itself, based upon MATCH, VLD
bit, WT bit, and external inputs provided by the user. This can
significantly simplify cache controller logic and minimize cache
decision time. Match and Read operations are both asynchronous
in order to provide the fastest access times possible, while Write
operations are synchronous for ease of system timing.
The IDT71216 uses a 5V power supply on Vcc, with separate
V
CCQ
pins provided for the outputs to offer compliance with both 5V
TTL and 3.3V LVTTL Logic levels. The
PWRDN
pin offers a low-
power standby mode to reduce power consumption by 90%, provid-
ing significant system power savings.
The IDT71216 is fabricated using IDT’s high-performance, high-
reliability BiCMOS technology and is offered in a space-saving 80-
pin plastic Thin Quad Flat Pack (TQFP) package.
Pin Descriptions
A
0
– A
13
CS1,
CS2
WET
WES
OET
OES
RESET
PWRDN
SFUNC
TT1
VLD
IN
/S
1IN
DTY
IN
/S
2IN
WT
IN
/S
3IN
Address Inputs
Chip Selects
Write Enable – Tag Bits
Write Enable – Status Bits
Output Enable – Tag Bits
Output Enable – Status Bits
Status Bit Reset
Pow erdown Mode Control Pin
Status Bit Function Control Pin
Input
Input
Input
Input
Input
Input
Input
Input
Input
CLK
TAH
TAOE
TAIN
TA
TAG
0
– TAG
11
VLD
OUT
/S
1OUT
DTY
OUT
/S
2OUT
WT
OUT
/S
3OUT
MATCH
V
CC
V
CCQ
V
SS
System Clock
TA
Force High
TA
Output Enable
Additional
TA
Input
Transfer Acknowledge
Tag Data Input/Outputs
Valid Bit/S
1
Bit Output
Dirty Bit/S
2
Bit Output
Write Through Bit/S
3
Bit Output
Match
+5V Power
Output Buffer Power
Ground
Input
Input
Input
Input
Output
I/O
Output
Output
Output
Output
Pwr
QPwr
Gnd
3067 tbl 01
Read/Write Input from Processor Input
Valid Bit/S
1
Bit Input
Dirty Bit/S
2
Bit Input
Write Through Bit/S
3
Bit Input
Input
Input
Input
PowerPC is a trademark of International Business Machines, Inc.
OCTOBER 1999
1
DSC-3067/04
©1999 Integrated Device Technology, Inc.
移植完成了SensorTile的3种传感器
今天将SensorTile上的LSM303AGR传感器移植成功,这样最基础的3种传感器已经移植完成。它们分别是: LPS22HB:气压+温度传感器 LSM6DSM:3轴加速度+3轴角速度 LSM303AGR:3轴加速度+3 ......
dcexpert MEMS传感器
【FPGA技术】SET和RESET信号处理
在设计时应尽量保证有一全局复位信号,或保证触发器、计数器在使用前已经正确清零和状态机处于确知的状态。寄存器的清除和置位信号,对竞争条件和冒险也非常敏感。在设计时,应尽量直接从器件的 ......
eeleader FPGA/CPLD
怎么将1ns宽的窄脉冲整形为矩形波
各位大侠,我现在需要将1ns宽的窄脉冲整形为矩形波,以方便后面进行脉冲计数。一般的触发器不能满足这种性能,还请各位高手指点~~~~...
leizikobe 模拟电子
晒晒今天收到的小米音响
本帖最后由 bobde163 于 2015-12-12 13:45 编辑 今天一大早就收到了快递电话,心中还在想好几个月没有在网上买什么东西了,怎么会有快递?于是马上想到了可能是参加论坛活动的奖品,拆开一看 ......
bobde163 聊聊、笑笑、闹闹
[开源帖]青风带你探索stm32f3 系列教程及源代码!
前哨篇:建立一个完整的工程 117161 第一节:点亮LED 在讲第一个实例之前,我要先对许多初入ARM的朋友说明几个关键的学习问题,老工程师这一段可以略掉。 首先是学习资料的准备,在新的处 ......
vvv9876 stm32/stm8
Windows CE6.0下PS2接口的触屏驱动开发
请问各位高手,Windows CE6.0下触屏开发应该怎么办,还望各位高手指点迷津。...
jscaptain 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 920  154  1543  2455  597  19  1  59  21  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved