电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V65813S200PF8

产品描述ZBT SRAM, 512KX18, 3.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小558KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V65813S200PF8概述

ZBT SRAM, 512KX18, 3.2ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

IDT71V65813S200PF8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.2 ns
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
Features
u
256K x 36, 512K x 18 memory configurations
u
Supports high performance system speed - 200MHz
u
ZBT
TM
Feature - No dead cycles between write and read cycles
u
Internally synchronized output buffer enable eliminates the
u
Single R/W (READ/WRITE) control pin
u
Positive clock-edge triggered address, data, and control signal
u
u
u
u
u
u
u
need to control
OE
(3.2ns Clock-to-Data Access)
Preliminary
IDT71V65613
IDT71V65813
Description
registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V I/O Supply (V
DDQ
)
Power controlled byZZ input.
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
The IDT71V65613/5813 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMS. They are designed to eliminate dead
bus cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or Zero
Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65613/5813 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65613/5813
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold their
previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected or
a write is initiated.
The IDT71V65613/5813 have an on-chip burst counter. In the burst
mode, the IDT71V65613/5813 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is defined
by the
LBO
input pin. The
LBO
pin selects between linear and interleaved
burst sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD = HIGH).
The IDT71V65613/5813 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA)
and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
N/A
N/A
N/A
N/A
Asynchronous
Synchronous
Static
Static
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data input
Test Clock
Test Data Output
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
1
©2000 Integrated Device Technology, Inc.
NOVEMBER 2000
DSC-5305/02
5305 tbl 01
情人节激情一下
http://player.youku.com/player.php/sid/XMzI4MTU1MDky/v.swf...
鑫海宝贝 聊聊、笑笑、闹闹
【RPi PICO】土壤湿度指示器
来自:https://andywarburton.co.uk/raspberry-pi-pico-soil-moisture-sensor/ 525093 需要的材料 Raspberry Pi Pico 一个Sparkfun土壤湿度传感器 WS2812B(Neopix ......
dcexpert MicroPython开源版块
msp430 value line launchpad包含触摸板吗
想在TI官网上买msp430 value line launchpad网址 http://www.ti.com.cn/tool/cn/MSP-EXP430G2#descriptionArea这个套件包含那个触摸板吗? 看介绍里没有,但是在下方能看到用户指南(5) ......
erlizn 微控制器 MCU
字体设置
当使用protel由sch生成pcb文件时,默认的元件字体太大了。如何设置才能是生成时就是你想要的尺寸呢?? 本帖最后由 arrow 于 2008-10-27 14:04 编辑 ]...
arrow PCB设计
日本发明时尚LED牙齿 闪烁发光受潮人热捧
  据外媒报道,日本发明了一种可发光的LED牙齿,可以像护齿一样佩戴在牙齿上。当佩戴者微笑时LED牙齿便会发光,且还能变色,甚至闪烁。   这种发光牙齿甚至可以通过无线掌上电脑操控,颜色 ......
maylove LED专区
采用DMA从串口接收较大数据后DMA就被屏蔽了,为什么???
各位大侠好, 我的芯片是STM32F103ZC, 采用DMA从串口接收数据,配置成循环模式以及配置接收缓冲区大小为16字节,当接收满之后就在 中断处理函数中将数据取走,当传输几 K 数据时能正常 ......
sunline stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2316  923  1798  2093  1548  8  3  2  30  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved