电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HYB25D256800AE-7.5

产品描述DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66
产品类别存储    存储   
文件大小1MB,共73页
制造商Infineon(英飞凌)
官网地址http://www.infineon.com/
标准  
下载文档 详细参数 选型对比 全文预览

HYB25D256800AE-7.5概述

DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66

HYB25D256800AE-7.5规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Infineon(英飞凌)
零件包装代码TSOP2
包装说明TSOP2,
针数66
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间0.75 ns
其他特性AUTO/SELF REFRESH
JESD-30 代码R-PDSO-G66
长度22.22 mm
内存密度268435456 bit
内存集成电路类型DDR DRAM
内存宽度8
功能数量1
端口数量1
端子数量66
字数33554432 words
字数代码32000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32MX8
封装主体材料PLASTIC/EPOXY
封装代码TSOP2
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10.16 mm

文档预览

下载PDF文档
HYB25D256400/800AT
256-MBit Double Data Rata SDRAM
Features
CAS Latency and Frequency
CAS Latency
2
2.5
.
Maximum Operating Frequency (MHz)
DDR266A
DDR266B
DDR200
-7
-7.5
-8
133
125
100
143
133
125
• Double data rate architecture: two data transfers
per clock cycle
• Bidirectional data strobe (DQS) is transmitted
and received with data, to be used in capturing
data at the receiver
• DQS is edge-aligned with data for reads and is
center-aligned with data for writes
• Differential clock inputs (CK and CK)
• Four internal banks for concurrent operation
• Data mask (DM) for write data
• DLL aligns DQ and DQS transitions with CK
transitions.
• Commands entered on each positive CK edge;
data and data mask referenced to both edges of
DQS
• Burst lengths: 2, 4, or 8
• CAS Latency: 2, 2.5
• Auto Precharge option for each burst access
• Auto Refresh and Self Refresh Modes
• 7.8
µs
Maximum Average Periodic Refresh
Interval
• 2.5V (SSTL_2 compatible) I/O
• V
DDQ
= 2.5V
±
0.2V / V
DD
= 2.5V
±
0.2V
• TSOP66 package
Description
The 256Mb DDR SDRAM is a high-speed CMOS,
dynamic random-access memory containing
268,435,456 bits. It is internally configured as a
quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double data rate architecture is essentially a
2n
prefetch architecture with an interface designed to
transfer two data words per clock cycle at the I/O
pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one clock cycle data transfer at the internal
DRAM core and two corresponding n-bit wide, one-
half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS) is transmitted
externally, along with data, for use in data capture at
the receiver. DQS is a strobe transmitted by the
DDR SDRAM during Reads and by the memory
controller during Writes. DQS is edge-aligned with
data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differen-
tial clock (CK and CK; the crossing of CK going
HIGH and CK going LOW is referred to as the posi-
tive edge of CK). Commands (address and control
signals) are registered at every positive edge of CK.
Input data is registered on both edges of DQS, and
output data is referenced to both edges of DQS, as
well as to both edges of CK.
Read and write accesses to the DDR SDRAM are
burst oriented; accesses start at a selected location
and continue for a programmed number of locations
in a programmed sequence. Accesses begin with
the registration of an Active command, which is then
followed by a Read or Write command. The address
bits registered coincident with the Active command
are used to select the bank and row to be accessed.
The address bits registered coincident with the
Read or Write command are used to select the bank
and the starting column location for the burst
access.
The DDR SDRAM provides for programmable Read
or Write burst lengths of 2, 4 or 8 locations. An Auto
Precharge function may be enabled to provide a
self-timed row precharge that is initiated at the end
of the burst access.
As with standard SDRAMs, the pipelined, multibank
architecture of DDR SDRAMs allows for concurrent
operation, thereby providing high effective band-
width by hiding row precharge and activation time.
An auto refresh mode is provided along with a
power-saving power-down mode. All inputs are
compatible with the JEDEC Standard for SSTL_2.
All outputs are SSTL_2, Class II compatible.
Note:
The functionality described and the timing
specifications included in this data sheet are for the
DLL Enabled mode of operation.
3/01
Page 1 of 72

HYB25D256800AE-7.5相似产品对比

HYB25D256800AE-7.5 HYB25D256400AE-7.5 HYB25D256400AT-7.5 HYB25D256800AT-7.5
描述 DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66 DDR DRAM, 64MX4, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66 DDR DRAM, 64MX4, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66 DDR DRAM, 32MX8, 0.75ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66
是否Rohs认证 符合 符合 不符合 不符合
厂商名称 Infineon(英飞凌) Infineon(英飞凌) Infineon(英飞凌) Infineon(英飞凌)
零件包装代码 TSOP2 TSOP2 TSOP2 TSOP2
包装说明 TSOP2, TSOP2, TSOP2, TSSOP66,.46 TSOP2, TSSOP66,.46
针数 66 66 66 66
Reach Compliance Code compliant compliant compliant compliant
ECCN代码 EAR99 EAR99 EAR99 EAR99
访问模式 FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST FOUR BANK PAGE BURST
最长访问时间 0.75 ns 0.75 ns 0.75 ns 0.75 ns
其他特性 AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH AUTO/SELF REFRESH
JESD-30 代码 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66 R-PDSO-G66
长度 22.22 mm 22.22 mm 22.22 mm 22.22 mm
内存密度 268435456 bit 268435456 bit 268435456 bit 268435456 bit
内存集成电路类型 DDR DRAM DDR DRAM DDR DRAM DDR DRAM
内存宽度 8 4 4 8
功能数量 1 1 1 1
端口数量 1 1 1 1
端子数量 66 66 66 66
字数 33554432 words 67108864 words 67108864 words 33554432 words
字数代码 32000000 64000000 64000000 32000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
最高工作温度 70 °C 70 °C 70 °C 70 °C
组织 32MX8 64MX4 64MX4 32MX8
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSOP2 TSOP2 TSOP2 TSOP2
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE SMALL OUTLINE, THIN PROFILE
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm
自我刷新 YES YES YES YES
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES
技术 CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子形式 GULL WING GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 0.65 mm 0.65 mm
端子位置 DUAL DUAL DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 10.16 mm 10.16 mm 10.16 mm 10.16 mm
四川某高校秋季电子设计题目
2015年秋季##大学电子设计竞赛题目数字式直流微安电流表设计并制作一个数字显示直流电流表,具体要求如下:1.基本要求(1)量程200μA;(2)分辨力1μA;(3)最大输入压降1V;(4)误差≤(1% ......
Mouri0609 电子竞赛
绿色超星
以后大家不用再受限制了。...
jiaosheng1981 单片机
TI ZIGBEE 硬件平台MSP430介绍
TI ZIGBEE 硬件平台MSP430介绍...
lorant 无线连接
以后不做电子行业,还可以做什么
千辛万苦转行从硬件转来做软件,连滚带爬的找到了一份工作,这份工作很差但是无奈将就了。但是找到工作之后又有一个严重的问题凸显出来了, 加班的问题。 我是更明显的感觉到了几乎所有的工作都 ......
Nubility 聊聊、笑笑、闹闹
【再见2021,你好2022】2021年的流水账
一月份考研成绩公布,成绩不好不坏对得起自己,按照报考院校电子学院以往的录取分数,稳! 随之准备复试,度过了两个月紧张地打游戏的日子。 三月底参加了学校的线上复试,当天晚上学校官网 ......
嗯嗯嗯我知道 能源基础设施
有没有人用FPGA做过矩阵分解的?
最近在用FPGA做矩阵分解,但是遇到了一些问题,有人做过基于FPGA的矩阵分解么?可不可以交流下 ...
huangfujing FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2133  2583  1450  2826  642  19  12  17  1  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved