64MB, 128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Features
DDR SDRAM SODIMM
MT4VDDT864H – 64MB
1
MT4VDDT1664H – 128MB
MT4VDDT3264H – 256MB
For component data sheets, refer to Micron’s Web site:
www.micron.com
Features
• 200-pin, small-outline, dual in-line memory module
(SODIMM)
• Fast data transfer rates: PC2100, PC2700, or PC3200
• 64MB (8 Meg x 64), 128MB (16 Meg x 64),
or 256MB (32 Meg x 64)
• V
DD
= V
DD
Q = +2.5V (-40B: V
DD
= V
DD
Q = +2.6V)
• V
DDSPD
= +2.3V to +3.6V
• 2.5V I/O (SSTL_2 compatible)
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Bidirectional data strobe (DQS) transmitted/
received with data—i.e., source-synchronous data
capture
• Differential clock inputs (CK and CK#)
• Multiple internal device banks for concurrent
operation
• Selectable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto refresh and self refresh modes: 15.625µs
(64MB); 7.8125µs (128MB, 256MB) maximum
average periodic refresh interval
• Serial presence-detect (SPD) with EEPROM
• Selectable CAS READ latency (CL) for maximum
compatibility
• Gold edge contacts
Figure 1:
200-Pin SODIMM (MO-224)
PCB height: 31.75mm (1.25in)
Options
• Operating temperature
–
Commercial (0°C
≤
T
A
≤
+70°C)
–
Industrial (–40°C
≤
T
A
≤
+85°C)
• Package
–
200-pin DIMM (standard)
–
200-pin DIMM (Pb-free)
• Memory clock, speed, CAS latency
–
5ns (200 MHz), 400 MT/s, CL = 3
–
6ns (167 MHz), 333 MT/s, CL = 2.5
–
7.5ns (133 MHz), 266 MT/s, CL = 2
3
–
7.5ns (133 MHz), 266 MT/s, CL = 2
3
–
7.5ns (133 MHz), 266 MT/s, CL = 2.5
3
• PCB height
–
31.75mm (1.25in)
2
Marking
None
I
G
Y
-40B
-335
-262
-26A
-265
Notes: 1. End of life.
2. Contact Micron for industrial temperature
module offerings.
3. Not recommended for new designs.
Table 1:
Speed
Grade
-40B
-335
-262
-26A
-265
Key Timing Parameters
Industry
Nomenclature
PC3200
PC2700
PC2100
PC2100
PC2100
Data Rate (MT/s)
CL = 3
400
–
–
–
–
CL = 2.5
333
333
266
266
266
CL = 2
266
266
266
266
200
t
RCD
(ns)
15
15
15
20
20
RP
(ns)
15
15
15
20
20
t
RC
(ns)
55
60
60
65
65
t
PDF: 09005aef8086ea3d/Source: 09005aef8086ea0b
DD4C8_16_32x64H.fm - Rev. D 4/07 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
64MB, 128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Features
Table 2:
Parameter
Refresh count
Row address
Device bank address
Device configuration
Column address
Module rank address
Addressing
64MB
4K
4K (A0–A11)
4 (BA0, BA1)
128Mb (8 Meg x 16)
512 (A0–A8)
1 (S0#)
128MB
8K
8K (A0–A12)
4 (BA0, BA1)
256Mb (16 Meg x 16)
512 (A0–A8)
1 (S0#)
256MB
8K
8K (A0–A12)
4 (BA0, BA1)
512Mb (32 Meg x 16)
1K (A0–A9)
1 (S0#)
Table 3:
Part Numbers and Timing Parameters
Base device: MT46V8M16,
1
128Mb DDR SDRAM
Module
Density
64MB
64MB
64MB
64MB
Module
Bandwidth
2.7 GB/s
2.7 GB/s
2.1 GB/s
2.1 GB/s
Memory Clock/
Data Rate
6ns/333 MT/s
6ns/333 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
Clock Latency
(CL-
t
RCD-
t
RP)
2.5-3-3
2.5-3-3
2.5-3-3
2.5-3-3
Part Number
2
Configuration
8 Meg x 64
8 Meg x 64
8 Meg x 64
8 Meg x 64
MT4VDDT864HG-335__
MT4VDDT864HY-335__
MT4VDDT864HG-265__
MT4VDDT864HY-265__
Table 4:
Part Numbers and Timing Parameters
Base device: MT46V16M16,
1
256Mb DDR SDRAM
Module
Density
128MB
128MB
128MB
128MB
128MB
128MB
128MB
128MB
128MB
128MB
Module
Bandwidth
3.2 GB/s
3.2 GB/s
2.7 GB/s
2.7 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
Memory Clock/
Data Rate
5ns/400 MT/s
5ns/400 MT/s
6ns/333 MT/s
6ns/333 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
Clock Latency
(CL-
t
RCD-
t
RP)
3-3-3
3-3-3
2.5-3-3
2.5-3-3
2-2-2
2-2-2
2-3-3
2-3-3
2.5-3-3
2.5-3-3
Part Number
2
MT4VDDT1664HG-40B__
MT4VDDT1664HY-40B__
MT4VDDT1664HG-335__
MT4VDDT1664HY-335__
MT4VDDT1664HG-262__
MT4VDDT1664HY-262__
MT4VDDT1664HG-26A__
MT4VDDT1664HY-26A__
MT4VDDT1664HG-265__
MT4VDDT1664HY-265__
Configuration
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
PDF: 09005aef8086ea3d/Source: 09005aef8086ea0b
DD4C8_16_32x64H.fm - Rev. D 4/07 EN
2
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.
64MB, 128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
Table 5:
Part Numbers and Timing Parameters
Base device: MT46V32M16,
1
512Mb DDR SDRAM
Part Number
2
MT4VDDT3264HG-40B__
MT4VDDT3264HY-40B__
MT4VDDT3264HG-335__
MT4VDDT3264HY-335__
MT4VDDT3264HG-262__
MT4VDDT3264HY-262__
MT4VDDT3264HG-26A__
MT4VDDT3264HY-26A__
MT4VDDT3264HG-265__
MT4VDDT3264HY-265__
Notes:
Module
Density
256MB
256MB
256MB
256MB
256MB
256MB
256MB
256MB
256MB
256MB
Configuration
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
Module
Bandwidth
3.2 GB/s
3.2 GB/s
2.7 GB/s
2.7 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
Memory Clock/
Data Rate
5ns/400 MT/s
5ns/400 MT/s
6ns/333 MT/s
6ns/333 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
Clock Latency
(CL-
t
RCD-
t
RP)
3-3-3
3-3-3
2.5-3-3
2.5-3-3
2-2-2
2-2-2
2-3-3
2-3-3
2.5-3-3
2.5-3-3
1. Data sheets for the base devices can be found on Micron’s Web site.
2. All part numbers end with a two-place code (not shown) designating component and PCB
revisions. Consult factory for current revision codes. Example: MT4VDDT1664HY-335F2.
Pin Assignments and Descriptions
Table 6:
Pin Assignments
200-Pin SODIMM Front
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
V
REF
V
SS
DQ0
DQ1
V
DD
DQS0
DQ2
V
SS
DQ3
DQ8
V
DD
DQ9
DQS1
V
SS
DQ10
DQ11
V
DD
CK0
CK0#
V
SS
DQ16
DQ17
V
DD
DQS2
DQ18
51
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
1
V
SS
DQ19
DQ24
V
DD
DQ25
DQS3
V
SS
DQ26
DQ27
V
DD
DNU
DNU
V
SS
DNU
DNU
V
DD
DNU
NC
V
SS
DNU
DNU
V
DD
NC
NC
NC/A12
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
A9
V
SS
A7
A5
A3
A1
V
DD
A10
BA0
WE#
S0#
NC
V
SS
DQ32
DQ33
V
DD
DQS4
DQ34
V
SS
DQ35
DQ40
V
DD
DQ41
DQS5
V
SS
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
DQ42
DQ43
V
DD
V
DD
V
SS
V
SS
DQ48
DQ49
V
DD
DQS6
DQ50
V
SS
DQ51
DQ56
V
DD
DQ57
DQS7
V
SS
DQ58
DQ59
V
DD
SDA
SCL
V
DDSPD
NC
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
V
REF
V
SS
DQ4
DQ5
V
DD
DM0
DQ6
V
SS
DQ7
DQ12
V
DD
DQ13
DM1
V
SS
DQ14
DQ15
V
DD
V
DD
V
SS
V
SS
DQ20
DQ21
V
DD
DM2
DQ22
200-Pin SODIMM Back
52
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
V
SS
DQ23
DQ28
V
DD
DQ29
DM3
V
SS
DQ30
DQ31
V
DD
DNU
DNU
V
SS
DNU
DNU
V
DD
DNU
NC
V
SS
V
SS
V
DD
V
DD
CKE0
NC
A11
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
A8
V
SS
A6
A4
A2
A0
V
DD
BA1
RAS#
CAS#
NC
NC
V
SS
DQ36
DQ37
V
DD
DM4
DQ38
V
SS
DQ39
DQ44
V
DD
DQ45
DM5
V
SS
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
DQ46
DQ47
V
DD
CK1#
CK1
V
SS
DQ52
DQ53
V
DD
DM6
DQ54
V
SS
DQ55
DQ60
V
DD
DQ61
DM7
V
SS
DQ62
DQ63
V
DD
SA0
SA1
SA2
NC
Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol
Notes:
1. Pin 99 is NC for 64MB, A12 for 128MB and 256MB.
PDF: 09005aef8086ea3d/Source: 09005aef8086ea0b
DD4C8_16_32x64H.fm - Rev. D 4/07 EN
3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.
64MB, 128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
Table 7:
Pin Descriptions
Symbol
WE#, CAS#, RAS#
CK0, CK0#,
CK1, CK1#
Type
Input
Input
Description
Command inputs:
RAS#, CAS#, and WE# (along with S#) define the command
being entered.
Clock:
CK and CK# are differential clock inputs. All address and control input
signals are sampled on the crossing of the positive edge of CK, and negative
edge of CK#. Output data (DQ and DQS) is referenced to the crossings of CK
and CK#.
Clock enable:
CKE HIGH activates and CKE LOW deactivates the internal
clock, input buffers, and output drivers.
Chip selects:
S# enables (registered LOW) and disables (registered HIGH) the
command decoder. All commands are masked when S# is registered HIGH. S# is
considered part of the command code.
Bank address:
BA0 and BA1 define to which device bank an ACTIVE, READ,
WRITE, or PRECHARGE command is being applied.
Address inputs:
Provide the row address for ACTIVE commands, and the
column address and auto precharge bit (A10) for READ/WRITE commands, to
select one location out of the memory array in the respective device bank. A10
sampled during a PRECHARGE command determines whether the PRECHARGE
applies to one device bank (A10 LOW, device bank selected by BA0, BA1) or all
device banks (A10 HIGH). The address inputs also provide the op-code during a
MODE REGISTER SET command. BA0 and BA1 define which mode register
(mode register or extended mode register) is loaded during the LOAD MODE
REGISTER command.
Data write mask:
DM LOW allows WRITE operation. DM HIGH blocks WRITE
operation. DM lines do not affect READ operation.
Serial clock for presence-detect:
SCL is used to synchronize the presence-
detect data transfer to and from the module.
Presence-detect address inputs:
These pins are used to configure the
presence-detect device.
Data strobe:
Output with READ data, input with WRITE data. DQS is edge-
aligned with READ data, center-aligned in WRITE data. Used to capture data.
Data I/Os:
Data bus.
Serial presence-detect data:
SDA is a bidirectional pin used to transfer
addresses and data into and out of the presence-detect portion of the module.
SSTL_2 reference voltage.
Power supply:
+2.5V ±0.2V; (-40B: +2.6V ±0.1V)
Ground.
Serial EEPROM positive power supply:
+2.3V to +3.6V.
Do not use:
These pins are not connected on these modules, but are assigned
pins on other modules in this product family.
No connect:
These pins should be left unconnected.
CKE0
S0#
Input
Input
BA0, BA1
A0–A11
(64MB)
A0–A12
(128MB, 256MB)
Input
Input
DM0–DM7
SCL
SA0–SA2
DQS0–DQS7
DQ0–DQ63
SDA
V
REF
V
DD
V
SS
V
DDSPD
DNU
NC
Input
Input
Input
I/O
I/O
I/O
Supply
Supply
Supply
Supply
—
—
PDF: 09005aef8086ea3d/Source: 09005aef8086ea0b
DD4C8_16_32x64H.fm - Rev. D 4/07 EN
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.
64MB, 128MB, 256MB (x64, SR) 200-Pin DDR SDRAM SODIMM
Pin Assignments and Descriptions
Figure 2:
Functional Block Diagram
S0#
DQS0
DM0
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
CS#
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
UDQS
UDM
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQS4
DM4
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
CS#
U1
DQS5
DM5
U4
DQS1
DM1
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
DQS2
DM2
CS#
DQS6
DM6
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
CS#
U2
DQS7
DM7
U5
DQS3
DM3
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
BA0–BA1
A0–A11/A12
RAS#
CAS#
WE#
CKE0
DDR SDRAM
DDR SDRAM
DDR SDRAM
DDR SDRAM
DDR SDRAM
DDR SDRAM
SCL
SPD EEPROM
U3
V
DDSPD
A2
SDA
V
DD
V
REF
V
SS
SPD EEPROM
WP A0 A1
DDR SDRAM
DDR SDRAM
DDR SDRAM
V
SS
SA0 SA1 SA2
CK0
CK0#
DDR SDRAM U1, U2
CK1
CK1#
DDR SDRAM U4, U5
PDF: 09005aef8086ea3d/Source: 09005aef8086ea0b
DD4C8_16_32x64H.fm - Rev. D 4/07 EN
5
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2004 Micron Technology, Inc. All rights reserved.