128MB, 256MB (x64, SR) 184-Pin DDR SDRAM UDIMM
Features
DDR SDRAM UDIMM
MT4VDDT1664A – 128MB
MT4VDDT3264A – 256MB
For component data sheets, refer to Micron’s Web site:
www.micron.com
Features
• 184-pin, unbuffered dual in-line memory module
(UDIMM)
• Fast data transfer rates: PC2100, PC2700, or PC3200
• 128MB (16 Meg x 64) or 256MB (32 Meg x 64)
• Vdd = Vddq = +2.5V
(-40B: Vdd = Vddq = +2.6V)
• VddSPD = +2.3V to +3.6V
• 2.5V I/O (SSTL_2-compatible)
• Internal, pipelined, 2n-prefetch double data rate
(DDR) architecture
• Bidirectional data strobe (DQS) transmitted/
received with data—that is, source-synchronous
data capture
• Differential clock inputs (CK and CK#)
• Multiple internal device banks for concurrent
operation
• Single rank
• Selectable burst lengths (BL): 2, 4, or 8
• Auto precharge option
• Auto refresh and self refresh modes: 7.8125µs
maximum average periodic refresh interval
• Serial presence-detect (SPD) with EEPROM
• Selectable CAS latency (CL) for maximum
compatibility
• Gold edge contacts
Figure 1:
184-Pin UDIMM (MO-206)
PCB height: 31.75mm (1.25in)
Options
•
Operating temperature
1
Marking
–
Commercial (0°C
≤
T
A
≤
+70°C)
None
–
Industrial (–40°C
≤
T
A
≤
+85°C)
I
• Package
–
184-pin DIMM (standard)
G
–
184-pin DIMM (Pb-free)
Y
• Memory clock, speed, CAS latency
–
5.0ns (200 MHz), 400 MT/s, CL = 3
-40B
–
6.0ns (167 MHz), 333 MT/s, CL = 2.5
-335
1
–
7.5ns (133 MHz), 266 MT/s, CL = 2
-262
1
–
7.5ns (133 MHz), 266 MT/s, CL = 2
-26A
1
–
7.5ns (133 MHz), 266 MT/s, CL = 2.5
-265
Notes: 1. Contact Micron for industrial temperature
module offerings.
Table 1:
Speed
Grade
-40B
-335
-262
-26A
-265
Key Timing Parameters
Industry
Nomenclature
PC3200
PC2700
PC2100
PC2100
PC2100
Notes:
Data Rate (MT/s)
CL = 3
400
–
–
–
–
CL = 2.5
333
333
266
266
266
CL = 2
266
266
200
200
200
t
RCD
(ns)
15
18
20
20
20
RP
(ns)
15
18
20
20
20
t
RC
(ns)
55
60
65
65
65
t
Notes
1
1. The values of
t
RCD and
t
RP for -335 modules show 18ns to align with industry specifications;
actual DDR SDRAM device specifications are 15ns.
PDF: 09005aef8085081a/Source: 09005aef806e129d
DD4C16_32x64A.fm - Rev. E 11/08 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
128MB, 256MB (x64, SR) 184-Pin DDR SDRAM UDIMM
Features
Table 2:
Parameter
Refresh count
Row address
Device bank address
Device configuration
Column address
Module rank address
Addressing
128MB
8K
8K (A0–A12)
4 (BA0–BA1)
256Mb (16 Meg x 16)
512 (A0–A8)
1 (S0#)
256MB
8K
8K (A0–A12)
4 (BA0–BA1)
512Mb (32 Meg x 16)
1K (A0–A9)
1 (S0#)
Table 3:
Part Numbers and Timing Parameters – 128MB Modules
Base device: MT46V16M16,
1
256Mb DDR SDRAM
Module
Density
128MB
128MB
128MB
128MB
128MB
128MB
128MB
128MB
Module
Bandwidth
3.2 GB/s
3.2 GB/s
2.7 GB/s
2.7 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
Memory Clock/
Data Rate
5.0ns/400 MT/s
5.0ns/400 MT/s
6.0ns/333 MT/s
6.0ns/333 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
3-3-3
3-3-3
2.5-3-3
2.5-3-3
2-2-2
2-3-3
2.5-3-3
2.5-3-3
Part Number
2
Configuration
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
16 Meg x 64
MT4VDDT1664AG-40B__
MT4VDDT1664AY-40B__
MT4VDDT1664AG-335__
MT4VDDT1664AY-335__
MT4VDDT1664AG-262__
MT4VDDT1664AG-26A__
MT4VDDT1664AG-265__
MT4VDDT1664AY-265__
Table 4:
Part Numbers and Timing Parameters – 256MB Modules
Base device: MT46V32M16,
1
512Mb DDR SDRAM
Module
Density
256MB
256MB
256MB
256MB
256MB
256MB
256MB
256MB
Module
Bandwidth
3.2 GB/s
3.2 GB/s
2.7 GB/s
2.7 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
2.1 GB/s
Memory Clock/
Data Rate
5.0ns/400 MT/s
5.0ns/400 MT/s
6.0ns/333 MT/s
6.0ns/333 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
7.5ns/266 MT/s
Clock Cycles
(CL-
t
RCD-
t
RP)
3-3-3
3-3-3
2.5-3-3
2.5-3-3
2-2-2
2-3-3
2.5-3-3
2.5-3-3
Part Number
2
MT4VDDT3264AG-40B__
MT4VDDT3264AY-40B__
MT4VDDT3264AG-335__
MT4VDDT3264AY-335__
MT4VDDT3264AG-262__
MT4VDDT3264AG-26A__
MT4VDDT3264AG-265__
MT4VDDT3264AY-265__
Notes:
Configuration
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
32 Meg x 64
1. Data sheets for the base devices can be found on Micron’s Web site.
2. All part numbers end with a two-place code (not shown) that designates component and
PCB revisions. Consult factory for current revision codes. Example: MT4VDDT3264AY-335F1.
PDF: 09005aef8085081a/Source: 09005aef806e129d
DD4C16_32x64A.fm - Rev. E 11/08 EN
2
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 184-Pin DDR SDRAM UDIMM
Pin Assignments and Descriptions
Pin Assignments and Descriptions
Table 5:
Pin Assignments
184-Pin DDR UDIMM Front
Pin Symbol Pin Symbol Pin Symbol Pin Symbol
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
Vref
DQ0
Vss
DQ1
DQS0
DQ2
Vdd
DQ3
NC
NC
Vss
DQ8
DQ9
DQS1
Vddq
CK1
CK1#
Vss
DQ10
DQ11
CKE0
Vddq
DQ16
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
DQ17
DQS2
Vss
A9
DQ18
A7
Vddq
DQ19
A5
DQ24
Vss
DQ25
DQS3
A4
Vdd
DQ26
DQ27
A2
Vss
A1
NC
NC
Vdd
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
NC
A0
NC
Vss
NC
BA1
DQ32
Vddq
DQ33
DQS4
DQ34
Vss
BA0
DQ35
DQ40
Vddq
WE#
DQ41
CAS#
Vss
DQS5
DQ42
DQ43
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
Vdd
NC
DQ48
DQ49
Vss
CK2#
CK2
Vddq
DQS6
DQ50
DQ51
Vss
NC
DQ56
DQ57
Vdd
DQS7
DQ58
DQ59
Vss
NC
SDA
SCL
Pin
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
184-Pin DDR UDIMM Back
Symbol Pin Symbol Pin Symbol Pin Symbol
Vss
DQ4
DQ5
Vddq
DM0
DQ6
DQ7
Vss
NC
NC
NC
Vddq
DQ12
DQ13
DM1
Vdd
DQ14
DQ15
NC
Vddq
NC
DQ20
A12
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
Vss
DQ21
A11
DM2
Vdd
DQ22
A8
DQ23
Vss
A6
DQ28
DQ29
Vddq
DM3
A3
DQ30
Vss
DQ31
NC
NC
Vddq
NF
NF
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
Vss
NC
A10
NC
Vddq
NC
Vss
DQ36
DQ37
Vdd
DM4
DQ38
DQ39
Vss
DQ44
RAS#
DQ45
Vddq
S0#
NC
DM5
Vss
DQ46
162 DQ47
163
NC
164 Vddq
165 DQ52
166 DQ53
167
NC
168
Vdd
169
DM6
170 DQ54
171 DQ55
172 Vddq
173
NC
174 DQ60
175 DQ61
176
Vss
177
DM7
178 DQ62
179 DQ63
180 Vddq
181
SA0
182
SA1
183
SA2
184 VddSPD
PDF: 09005aef8085081a/Source: 09005aef806e129d
DD4C16_32x64A.fm - Rev. E 11/08 EN
3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 184-Pin DDR SDRAM UDIMM
Pin Assignments and Descriptions
Table 6:
Pin Descriptions
Symbol
A0–A12
Type
Input
Description
Address inputs:
Provide the row address for ACTIVE commands, and the
column address and auto precharge bit (A10) for READ/WRITE commands, to
select one location out of the memory array in the respective device bank. A10
sampled during a PRECHARGE command determines whether the PRECHARGE
applies to one device bank (A10 LOW, device bank selected by BA0, BA1) or all
device banks (A10 HIGH). The address inputs also provide the op-code during a
MODE REGISTER SET command. BA0 and BA1 define which mode register
(mode register or extended mode register) is loaded during the LOAD MODE
REGISTER command.
Bank address:
BA0 and BA1 define the device bank to which an ACTIVE,
READ, WRITE, or PRECHARGE command is being applied.
Clock:
CK and CK# are differential clock inputs. All address and control input
signals are sampled on the crossing of the positive edge of CK and the
negative edge of CK#. Output data (DQ and DQS) is referenced to the
crossings of CK and CK#.
Clock enable:
CKE (registered HIGH) activates and CKE (registered LOW)
deactivates the internal clock, input buffers, and output drivers.
Input data mask:
DM is an input mask signal for write data. Input data is
masked when DM is sampled HIGH, along with that input data, during a write
access. DM is sampled on both edges of DQS. Although DM pins are input-only,
the DM loading is designed to match that of DQ and DQS pins.
Command inputs:
RAS#, CAS#, and WE# (along with S#) define the command
being entered.
Chip selects:
S# enables (registered LOW) and disables (registered HIGH) the
command decoder.
Presence-detect address inputs:
These pins are used to configure the SPD
EEPROM address range on the I
2
C bus
Serial clock for SPD EEPROM:
SCL is used to synchronize the presence-detect
data transfer to and from the module.
Data input/output:
Data bus.
Data strobe:
Output with read data, input with write data. DQS is edge-
aligned with read data, center-aligned with write data. Used to capture data.
Serial data:
SDA is a bidirectional pin used to transfer addresses and data into
and out of the presence-detect portion of the module.
Power supply:
+2.5V ±0.2V (-40B: +2.6V ±0.1V).
Serial EEPROM positive power supply:
+2.3V to +3.6V.
SSTL_2 reference voltage (Vdd/2).
Ground.
No connect:
These pins are not connected on the module.
No function:
Connected within the module but provides no functionality.
BA0, BA1
CK1, CK1#,
CK2, CK2#
Input
Input
CKE0
DM0–DM7
Input
Input
RAS#, CAS#, WE#
S0#
SA0–SA2
SCL
DQ0–DQ63
DQS0–DQS7
SDA
Vdd/Vddq
VddSPD
Vref
Vss
NC
NF
Input
Input
Input
Input
I/O
I/O
I/O
Supply
Supply
Supply
Supply
–
–
PDF: 09005aef8085081a/Source: 09005aef806e129d
DD4C16_32x64A.fm - Rev. E 11/08 EN
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
128MB, 256MB (x64, SR) 184-Pin DDR SDRAM UDIMM
Functional Block Diagram
Functional Block Diagram
Figure 2:
S0#
CS#
DQS0
DM0
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQS1
DM1
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
CS#
DQS4
DM4
DQ32
DQ33
DQ34
DQ35
DQ36
DQ37
DQ38
DQ39
DQS5
DM5
DQ40
DQ41
DQ42
DQ43
DQ44
DQ45
DQ46
DQ47
CS#
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
Functional Block Diagram
U1
U4
DQS2
DM2
DQ16
DQ17
DQ18
DQ19
DQ20
DQ21
DQ22
DQ23
DQS3
DM3
DQ24
DQ25
DQ26
DQ27
DQ28
DQ29
DQ30
DQ31
DQS6
DM6
DQ48
DQ49
DQ50
DQ51
DQ52
DQ53
DQ54
DQ55
DQS7
DM7
DQ56
DQ57
DQ58
DQ59
DQ60
DQ61
DQ62
DQ63
U2
UDQS
UDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
LDQS
LDM
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
DQ
CS#
U5
U6
SCL
BA0–BA1
A0–A12
RAS#
CAS#
WE#
CKE0
DDR SDRAM
A0–A12 DDR SDRAM
DDR SDRAM
DDR SDRAM
DDR SDRAM
DDR SDRAM
CK2
CK2#
DDR SDRAM
U4, U5
SPD EEPROM
WP A0
A1
A2
Vss SA0 SA1 SA2
CK0
CK0#
SDA
VddSPD
Vdd/Vddq
Vref
Vss
SPD EEPROM
DDR SDRAM
DDR SDRAM
DDR SDRAM
CK1
CK1#
DDR SDRAM
U1, U2
PDF: 09005aef8085081a/Source: 09005aef806e129d
DD4C16_32x64A.fm - Rev. E 11/08 EN
5
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.