电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDTCSPU877ANL

产品描述PLL Based Clock Driver, 877 Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, MLF-40
产品类别逻辑    逻辑   
文件大小136KB,共13页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

IDTCSPU877ANL概述

PLL Based Clock Driver, 877 Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, MLF-40

IDTCSPU877ANL规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DFN
包装说明HVQCCN, LCC40,.24SQ,20
针数40
制造商包装代码MLF
Reach Compliance Codenot_compliant
系列877
输入调节DIFFERENTIAL
JESD-30 代码S-PQCC-N40
JESD-609代码e0
长度6 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
最大I(ol)0.009 A
湿度敏感等级3
功能数量1
反相输出次数
端子数量40
实输出次数10
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC40,.24SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8 V
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.04 ns
座面最大高度1 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度6 mm
最小 fmax340 MHz

文档预览

下载PDF文档
IDTCSPU877A
1.8V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL TEMPERATURE RANGE
1.8V PHASE LOCKED LOOP
DIFFERENTIAL 1:10 SDRAM
CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDTCSPU877A
• 1 to 10 differential clock distribution
• Optimized for clock distribution in DDR2 (Double Data Rate)
SDRAM applications
• Operating frequency: 125MHz to 270MHz
• Very low skew:
40ps
• Very low jitter:
40ps
• 1.8V AV
DD
and 1.8V V
DDQ
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Available in 52-Ball VFBGA and 40-pin MLF packages
APPLICATIONS:
• Meets or exceeds JEDEC standard 82.8 for registered DDR2
clock driver
• Along with SSTU32864/65/66, DDR2 register, provides complete
solution for DDR2 DIMMs
The CSPU877A is a PLL based clock driver that acts as a zero delay buffer
to distribute one differential clock input pair(CLK,
CLK
) to 10 differential
output pairs (Y
[0:9]
, Y
[0:9]
) and one differential pair of feedback clock output
(FBOUT,
FBOUT).
External feedback pins (FBIN,
FBIN)
for synchronization
of the outputs to the input reference is provided. OE, OS, and A
VDD
control the
power-down and test mode logic. When A
VDD
is grounded, the PLL is turned
off and bypassed for test mode purposes. When the differential clock inputs
(CLK,
CLK)
are both at logic low, this device will enter a low power-down mode.
In this mode, the receivers are disabled, the PLL is turned off, and the output
clock drivers are disabled, resulting in a current consumption device of less than
500µA.
The CSPU877A requires no external components and has been optimised
for very low phase error, skew, and jitter, while maintaining frequency and duty
cycle over the operating voltage and temperature range. The CSPU877A,
designed for use in both module assemblies and system motherboard based
solutions, provides an optimum high-performance clock source.
The CSPU877A is available in Commercial Temperature Range (0°C to
+70°C). See Ordering Information for details.
FUNCTIONAL BLOCK DIAGRAM
OE
OS
AV
DD
LD or OE
POWER
DOWN
AND
LD, OS, or OE
TEST
MODE
PLL BYPASS
LOGIC
LD
Y0
Y0
Y1
Y1
Y2
Y2
Y3
Y3
Y4
Y4
CLK
CLK
10KΩ - 100KΩ
FBIN
FBIN
PLL
Y5
Y5
Y6
Y6
Y7
Y7
Y8
Y8
Y9
NOTE:
The Logic Detect (LD) powers down the device when a logic LOW is applied to both CLK and
CLK.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
Y9
FBOUT
FBOUT
COMMERCIAL TEMPERATURE RANGE
1
c
2004
Integrated Device Technology, Inc.
JANUARY 2004
DSC-6495/4

IDTCSPU877ANL相似产品对比

IDTCSPU877ANL IDTCSPU877ANLG IDTCSPU877ABVG
描述 PLL Based Clock Driver, 877 Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, PLASTIC, MLF-40 PLL Based Clock Driver, 877 Series, 10 True Output(s), 0 Inverted Output(s), PQCC40, GREEN, PLASTIC, MLF-40 PLL Based Clock Driver, 877 Series, 10 True Output(s), 0 Inverted Output(s), PBGA52, GREEN, VFBGA-52
是否Rohs认证 不符合 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 DFN DFN BGA
包装说明 HVQCCN, LCC40,.24SQ,20 HVQCCN, LCC40,.24SQ,20 TFBGA, BGA52,6X10,25
针数 40 40 52
Reach Compliance Code not_compliant unknown unknown
系列 877 877 877
输入调节 DIFFERENTIAL DIFFERENTIAL DIFFERENTIAL
JESD-30 代码 S-PQCC-N40 S-PQCC-N40 R-PBGA-B52
JESD-609代码 e0 e3 e1
长度 6 mm 6 mm 7 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
最大I(ol) 0.009 A 0.009 A 0.009 A
湿度敏感等级 3 3 3
功能数量 1 1 1
端子数量 40 40 52
实输出次数 10 10 10
最高工作温度 70 °C 70 °C 70 °C
输出特性 3-STATE 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 HVQCCN HVQCCN TFBGA
封装等效代码 LCC40,.24SQ,20 LCC40,.24SQ,20 BGA52,6X10,25
封装形状 SQUARE SQUARE RECTANGULAR
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度) NOT SPECIFIED 260 260
电源 1.8 V 1.8 V 1.8 V
认证状态 Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.04 ns 0.04 ns 0.04 ns
座面最大高度 1 mm 1 mm 1.05 mm
最大供电电压 (Vsup) 1.9 V 1.9 V 1.9 V
最小供电电压 (Vsup) 1.7 V 1.7 V 1.7 V
标称供电电压 (Vsup) 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 NO LEAD NO LEAD BALL
端子节距 0.5 mm 0.5 mm 0.65 mm
端子位置 QUAD QUAD BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED 30 30
宽度 6 mm 6 mm 4.5 mm
最小 fmax 340 MHz 340 MHz 340 MHz
制造商包装代码 MLF MLF -
是否无铅 - 不含铅 不含铅
EEWORLD大学堂----嵌入式系统与实验 厦门大学
嵌入式系统与实验 厦门大学:https://training.eeworld.com.cn/course/5444本课程是电子信息科学技术专业的核心基础课,是电子系统设计和集成电路应用开发的入门课程。本课程主要包括嵌入式系统 ......
Lemontree 单片机
PC上怎样读取WINCE自带数据库?
如题。最新在搞一个项目,用WINCE自带的数据库生成了文件.db,存放在SD卡里面。现在想把SD卡取出来,插到PC机上面,请问PC上怎样读取WINCE自带数据库?谢谢大家。...
t63056 嵌入式系统
Debian下的应用skyeye的基于arm的uclinux的配置方案求助
本人最近装了最新的debain的5.0版本,本意就是用来进行嵌入式的模拟开发,知道清华大学有陈渝老师开发的skyeye的模拟软件,但是还是需要一些软件,比如交叉编译器之类的,希望有真正开发经验的 ......
f14tomcat_2001 Linux开发
存储 DDR SAMSUNG MICRON
存储 DDR SAMSUNG MICRON MT47H256M8EB-25E:C MT40A256M16GE-083EIT:B MT41K64M16TW-107:J MT41K128M16JT-125:K MT41K128M16JT-125 IT:K MT41K256M8DA-125IT:K MT41K256M16T ......
深圳市嘉伟亿科技-邹S 单片机
新来论坛贡献点资料
FPGA相关软件资料...
jinheng23 FPGA/CPLD
用于逆变焊机的场截止FS3 WDF系列沟槽IGBT
作者:高级技术营销工程师Wonhwa Lee和高级应用工程师Sungnam Kim 由于高能耗、尺寸和重量方面的原因,2009年12月4日,中华人民共和国工业和信息化部将传统交流焊接和切割设备列入落后机电 ......
qwqwqw2088 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2044  138  2584  190  2199  57  25  50  3  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved