电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71T75802S166BG

产品描述ZBT SRAM, 1MX18, 3.5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119
产品类别存储    存储   
文件大小392KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71T75802S166BG概述

ZBT SRAM, 1MX18, 3.5ns, CMOS, PBGA119, 14 X 22 MM, MS-028-AA, BGA-119

IDT71T75802S166BG规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明BGA, BGA119,7X17,50
针数119
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源2.5 V
认证状态Not Qualified
座面最大高度2.36 mm
最大待机电流0.04 A
最小待机电流2.38 V
最大压摆率0.245 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
512K x 36, 1M x 18
2.5V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
• 512K x 36, 1M x 18 memory configurations
• Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
• ZBT
TM
Feature - No dead cycles between write and read
cycles
• Internally synchronized output buffer enable eliminates the
need to control
OE
• Single R/W (READ/WRITE) control pin
• Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
• 4-word burst capability (interleaved or linear)
• Individual byte write (BW
1
-
BW
4
) control (May tie active)
• Three chip enables for simple depth expansion
• 2.5V power supply (±5%)
• 2.5V I/O Supply (V
DDQ
)
• Power down controlled by ZZ input
• Boundary Scan JTAG Interface (IEEE 1149.1 Compliant)
• Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA)
IDT71T75602
IDT71T75802
Features
The IDT71T75602/802 are 2.5V high-speed 18,874,368-bit
(18 Megabit) synchronous SRAMs. They are designed to eliminate dead
bus cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or Zero
Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71T75602/802 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable
CEN
pin allows operation of the IDT71T75602/802
to be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
Description
Pin Description Summary
A
0
-A
19
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Input
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
N/A
N/A
N/A
N/A
Asynchronous
Synchronous
Synchronous
Static
Static
APRIL 2012
1
©2012 Integrated Device Technology, Inc.
DSC-5313/10
5313 tbl 01
ucos删除任务如何堆栈释放
其删除任务思路 首先把任务从就绪列表中去除(如果处于就绪列表中),当然如果处于其它的比如说事件,邮箱等等待表中,也要把他们给删除,避免死锁;同时任务的时钟节拍延迟清0,以增强其余任务 ......
supers001 实时操作系统RTOS
求大佬帮助
题目要求:用定时器与中断制作秒表,并且限定时间,到达时间,P13灯亮。 #include unsigned char num={0XC0,0XF9,0XA4,0XB0,0X99,0X92,0X82,0XF8,0X80,0X90,0X88,0X83,0XC6,0XA1,0X86,0X8E}; ......
努力嘉禾 51单片机
13号综合测评要用什么系统板?有消息吗?
本帖最后由 paulhyde 于 2014-9-15 03:52 编辑 RT,大家有知道内幕的吗? ...
luguangzhen110 电子竞赛
高质量代码精品资源推荐(九)---代码整洁之道
代码整洁之道 我一直觉得自己是没脸称自己是个程序员的,但是人渐大每当别人问起”做什么的”的时候,我只好把“写代码”这三个字抛出来,大抵能换到一点对方惊叹和虚荣心的满足,当然在真 ......
tiankai001 下载中心专版
穷折腾OpenOCD调试国产ARM9-ASM9260T
手上有一块ASM9260T开发板,想拿它玩玩RT-Thread的GUI,今天把调试方案搞定了,贴出。 上位机环境:win7 64 1.下载编译好的可执行文件:sourceforge.net/p/openocd/mailman/message/323 ......
le062 嵌入式系统
分析:TI杯【竞赛试题发布】信号波形合成实验电路(C题)
本帖最后由 paulhyde 于 2014-9-15 09:35 编辑 ...
fish001 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2224  2561  1594  1723  196  19  50  54  20  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved