电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61NLP25636A-250TQL

产品描述ZBT SRAM, 256KX36, 2.6ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100
产品类别存储    存储   
文件大小675KB,共37页
制造商Integrated Silicon Solution ( ISSI )
标准
下载文档 详细参数 全文预览

IS61NLP25636A-250TQL概述

ZBT SRAM, 256KX36, 2.6ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, TQFP-100

IS61NLP25636A-250TQL规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
包装说明LQFP, QFP100,.63X.87
Reach Compliance Codecompliant
最长访问时间2.6 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)250 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.045 A
最小待机电流3.14 V
最大压摆率0.28 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
IS61NLP25636A/IS61NVP25636A
IS61NLP51218A/IS61NVP51218A
256K x 36 and 512K x 18
9Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address,
data and control
NOVEMBER 2012
DESCRIPTION
The 9 Meg 'NLP/NVP' product family feature high-speed,
low-power synchronous static RAMs designed to provide
a burstable, high-performance, 'no wait' state, device for
networking and communications applications. They are
organized as 256K words by 36 bits and 512K words by 18
bits, fabricated with
ISSI
's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the ADV
input. When the ADV is HIGH the internal burst counter
is incremented. New external addresses can be loaded
when ADV is LOW.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock inputs and when
WE
is
LOW. Separate byte enables allow individual bytes to be
written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
• Interleaved or linear burst sequence control us-
ing MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and
119-ball PBGA packages
• Power supply:
NVP: V
dd
2.5V (± 5%), V
ddq
2.5V (± 5%)
NLP: V
dd
3.3V (± 5%), V
ddq
3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
FAST ACCESS TIME
Symbol
t
kq
t
kc
Parameter
Clock Access Time
Cycle Time
Frequency
-250
2.6
4
250
-200
3.1
5
200
Units
ns
ns
MHz
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. I
11/2/2012
1
MCU获取网络摄像头视频流的问题求助!!!
现在有一个项目,需要用STM32F4的MCU的以太网接口和摄像头通信。 要实现2个功能: 1. 满足条件时,MCU和摄像头进行网络连接获取视频流,解码并在MCU驱动的TFTLCD上面实时显示出来。 ......
liufan2007 工业自动化与控制
急需
请问在设计汽车预热系统是用esp8266怎么样? ...
渴望的梦 汽车电子
334443 水注进罐里的冲击声,罐子倾倒时发出的隆隆声,我听得很清楚,但手机却只由录得环境噪音!...
hk6108 聊聊、笑笑、闹闹
智能照明与控制解决方案
智能照明与控制解决方案 185898185899 资料下载: 智能照明与控制解决方案 ...
qwqwqw2088 电源技术
菜鸟暑期学习LaunchPad小结
包含了我暑假自己学习的大部分内容,现在免费呈送哦....... 大家要是想感谢的话,就感谢咱们的管理员们。 使他们不懈的努力,才营造了这样一个美好的学习环境。 哈哈~~~好吧,就小小的 ......
574937246 微控制器 MCU
msp430f5529捕获加串口源码
msp430f5529捕获加串口,可以供大家学习 单片机源程序如下: #include "msp430f5529.h" #define uint unsigned int #define uchar unsigned char uint flag,TA_cent,PerVal; u ......
火辣西米秀 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1384  2101  1388  534  2394  17  38  36  37  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved