电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3556S166PF9

产品描述ZBT SRAM, 128KX36, 3.5ns, CMOS, PQFP100, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小499KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V3556S166PF9概述

ZBT SRAM, 128KX36, 3.5ns, CMOS, PQFP100, PLASTIC, TQFP-100

IDT71V3556S166PF9规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间3.5 ns
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V3556S
IDT71V3558S
IDT71V3556SA
IDT71V3558SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
x
x
x
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance b urst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2002
1
©2002 Integrated Device Technology, Inc.
DSC-5281/07
淘书啦。
今天看到学长卖书,果断淘了7本。《自动控制原理》、《电子测量与仪器》、《数字信号处理教程》等等。...
fghdzb 聊聊、笑笑、闹闹
英特尔CEO辟谣,表示暂不考虑将闪存芯片业务IPO
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 ...
rain 消费电子
菜鸟提问:WINCE下EVC3.0及EVB编程问题,做过EVC或EVB开发的高手请进!
请问在WINCE环境下,EVC能完成的所有功能(比如可以在PDA上运行等) 是否由EVT下的EVB来完成,EVB 下开发应用程序和VB又有什么区别? ...
13692816588 嵌入式系统
【搞不好】STM8-2路AD控制2个LED灯PWM调光
学习用stm8做个2路AD电位器调节2个LED灯PWM调光的程序,使用程序里其中一路可以调节LED光,2路一起用就搞不定了,不知道是哪里写的不对,请兄弟们帮忙看看要改哪里呢?谢了。 /*2个电位器分别P ......
zhangli7322 stm32/stm8
在mobile下怎麽用hook编程
我想请问一下,在mobile下编程可以用hook钩子函数吗?和在windows下用是一样的吗?我最近在编写一个在mobile下测试Pocket PC Device上的键盘,有的键截获不到,所以想试试用钩子函数,来截获键 ......
elise 嵌入式系统
避免一些常见的误差放大器使用错误
转自:deyisupport 本文集中介绍一些您可以很轻松避免的电源误差放大器使用错误,主要包括错误计算误差放大器的增益,从而让放大器完成某些超出其能力的工作以及错误地对电路进行布局。图 1 ......
okhxyyo 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2175  761  778  2408  1941  44  16  49  40  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved