电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B41M36-400M3LI

产品描述QDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LEAD FREE, LFBGA-165
产品类别存储    存储   
文件大小570KB,共33页
制造商Integrated Silicon Solution ( ISSI )
标准  
下载文档 详细参数 全文预览

IS61QDP2B41M36-400M3LI概述

QDR SRAM, 1MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LEAD FREE, LFBGA-165

IS61QDP2B41M36-400M3LI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)400 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度17 mm
内存密度37748736 bit
内存集成电路类型QDR SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.36 A
最小待机电流1.7 V
最大压摆率1.2 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度15 mm

文档预览

下载PDF文档
IS61QDP2B42M18A
IS61QDP2B41M36A
2Mx18, 1Mx36
36Mb QUAD-P (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
1Mx36 and 2Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Separate read and write ports with concurrent read
and write operations.
Synchronous pipeline read with late write operation.
Double data rate (DDR) interface for read and write
input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
SEPTEMBER 2010
DESCRIPTION
The 36Mb IS61QDP2B41M36 and IS61QDP2B42M18 are
synchronous, high-performance CMOS static random access
memory (SRAM) devices. These SRAMs have separate I/Os,
eliminating the need for high-speed bus turnaround. The
rising edge of K clock initiates the read/write operation, and
all internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these QUAD-P (Burst of 4) SRAMs. Read
and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
5/12/2010
1
ST广州站的出来冒个泡泡
忘了上次是那一年了,反正预约了今天就来了,说白,现场的展台比以前还。。。。。现在有个经理在发话,无非就是介绍,数家底,我闲着,上来现场直播,求打赏,求管饭的,有在的出来冒个泡。 25 ......
fsyicheng stm32/stm8
四轴飞行器诞生-万恶的MPU6050(一)
本帖最后由 扬帆起航 于 2014-2-16 21:57 编辑 开这篇文章的目的主要是记录一下自己在DIY四轴飞行器的过程中遇到的各种问题以及解决的方法,同时由于能力有限,也希望高手们能够帮忙一块来解 ......
扬帆起航 DIY/开源硬件专区
【群蜂团队】【每日英语】20121113
105476...
ffddybz 聊聊、笑笑、闹闹
请教MSP430F149的谐波检测FFT的C语言程序
最近在用MSP430F149做一个谐波检测的功能,听说FFT能够实现,但是无从下手,希望高手们能够指教,或给出FFT程序,或给出学习的方法均可,谢谢大家能帮忙了~~~...
tkalxy 微控制器 MCU
求助:冠林梯口机原程序
冠林梯口机原程序!!!!...
sw0052 单片机
请教一下嵌入式Linux下怎么保存采集回来的数据
因为刚开始使用嵌入式Linux做项目,新手,不懂如何保存设备采集回来的数据,请大佬们指教一下。 需求: 开发的设备下面通过MBUS总线挂载了200个终端设备,每15分钟采集一次数据,保存! ......
世事无常 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1548  2557  1815  1197  1720  42  25  52  27  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved